

# Intel<sup>®</sup> 81348 I/O Processor

**Design Review Checklist** 

May 2007

Order Number: 315044-003US



INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Intel products are not intended for use in medical, life saving, life sustaining, critical control or safety systems, or in nuclear facility applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

Intel Corporation may have patents or pending patent applications, trademarks, copyrights, or other intellectual property rights that relate to the presented subject matter. The furnishing of documents and other materials and information does not provide any license, express or implied, by estoppel or otherwise, to any such patents, trademarks, copyrights, or other intellectual property rights.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

Intel processor numbers are not a measure of performance. Processor numbers differentiate features within each processor family, not across different processor families. See http://www.intel.com/products/processor\_number for details.

The 81348 may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Hyper-Threading Technology requires a computer system with an Intel<sup>®</sup> Pentium<sup>®</sup> 4 processor supporting Hyper-Threading Technology and an HT Technology enabled chipset, BIOS and operating system. Performance will vary depending on the specific hardware and software you use. See http://www.intel.com/info/hyperthreading/ for more information including details on which processors support HT Technology.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an order number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com.

AnyPoint, AppChoice, BoardWatch, BunnyPeople, CablePort, Celeron, Chips, CT Media, Dialogic, DM3, EtherExpress, ETOX, FlashFile, i386, i486, i960, iCOMP, InstantIP, Intel, Intel Centrino, Intel logo, Intel386, Intel486, Intel740, IntelDX2, IntelDX4, IntelSX2, Intel Create & Share, Intel GigaBlade, Intel InBusiness, Intel Inside, Intel Inside logo, Intel NetBurst, Intel NetMarge, Intel NetStructure, Intel Play, Intel Play logo, Intel SingleDriver, Intel SpeedStep, Intel StrataFlash, Intel TeamStation, Intel Xeon, Intel XScale, IPLink, Itanium, MCS, MMX, MMX logo, Optimizer logo, OverDrive, Paragon, PC Dads, PC Parents, PDCharm, Pentium, Pentium, INtexon, Pentium III Xeon, Performance at Your Command, RemoteExpress, SmartDie, Solutions960, Sound Mark, StorageExpress, The Computer Inside., The Journey Inside, TokenExpress, VoiceBrick, VTune, and Xircom are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries.

\*Other names and brands may be claimed as the property of others.

Copyright © 2007, Intel Corporation. All Rights Reserved.



# Contents

| 1.0    | Introduction               |                                    |                                                                                           |  |  |  |  |  |  |
|--------|----------------------------|------------------------------------|-------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 2.0    | List o                     | List of References                 |                                                                                           |  |  |  |  |  |  |
| 3.0    | Checklist Recommendations6 |                                    |                                                                                           |  |  |  |  |  |  |
|        | 3.1                        |                                    | 8                                                                                         |  |  |  |  |  |  |
|        |                            |                                    | -E Root Complex                                                                           |  |  |  |  |  |  |
|        |                            | 3.1.1.2 PCI                        | -E endpoint                                                                               |  |  |  |  |  |  |
|        |                            |                                    | nly                                                                                       |  |  |  |  |  |  |
|        |                            |                                    | tral Resource Mode: ( <b>PCIX_EP#</b> = 1)10<br>-X Endpoint Mode ( <b>PCIX_EP#</b> = 0)11 |  |  |  |  |  |  |
|        |                            | 3.1.3 Dual Interface               | e Mode                                                                                    |  |  |  |  |  |  |
|        |                            |                                    | E Root Complex with PCI-X Endpoint Mode                                                   |  |  |  |  |  |  |
|        |                            |                                    | -E endpoint with PCI-X Central Resource                                                   |  |  |  |  |  |  |
|        | 3.2                        | Termination Values C               | hecklist                                                                                  |  |  |  |  |  |  |
|        | 3.3                        | <b>Reset Straps Checklis</b>       | t 23                                                                                      |  |  |  |  |  |  |
|        | 3.4                        |                                    | t                                                                                         |  |  |  |  |  |  |
|        |                            |                                    | P, VCC1P2PLLD Filter Requirements                                                         |  |  |  |  |  |  |
|        |                            | 3.4.3 VCC3P3PLLX                   | CPLL Requirements                                                                         |  |  |  |  |  |  |
|        | 3.5                        |                                    | on                                                                                        |  |  |  |  |  |  |
|        | 3.6<br>3.7                 |                                    | Compensation                                                                              |  |  |  |  |  |  |
|        | 3.8                        |                                    | 34                                                                                        |  |  |  |  |  |  |
| Figu   | ures                       |                                    |                                                                                           |  |  |  |  |  |  |
| 1      |                            | 1P2PLIS0_VCC1P2                    | PLLS1 Configuration                                                                       |  |  |  |  |  |  |
| 2      | vcc                        | 1P2PLLP, VCC1P2PI                  | LD Low-Pass Filter Configuration                                                          |  |  |  |  |  |  |
| 3      |                            |                                    | Iration                                                                                   |  |  |  |  |  |  |
| 4<br>5 |                            |                                    |                                                                                           |  |  |  |  |  |  |
| 6      |                            |                                    |                                                                                           |  |  |  |  |  |  |
| 7      |                            |                                    | <b>E[0]</b> Connections                                                                   |  |  |  |  |  |  |
| Tab    | les                        |                                    |                                                                                           |  |  |  |  |  |  |
| 1      |                            | of References                      | 5                                                                                         |  |  |  |  |  |  |
| 2      |                            |                                    | ist6                                                                                      |  |  |  |  |  |  |
| 3<br>4 |                            |                                    | ng Configuration Table8<br>ist13                                                          |  |  |  |  |  |  |
| 5      |                            |                                    |                                                                                           |  |  |  |  |  |  |
| 6      | Req                        | ired PLLs                          |                                                                                           |  |  |  |  |  |  |
| 7      | Vcc                        | P2PLLSO, VCC1P2PLLS1 La            | yout Guideline                                                                            |  |  |  |  |  |  |
| 8<br>9 | V <sub>CC</sub>            | P2PLLP, V <sub>CC1P2PLLD</sub> Lay | out Guideline                                                                             |  |  |  |  |  |  |
| ,      | v cC                       | P3PLL Layout Guideline             |                                                                                           |  |  |  |  |  |  |



# **Revision History**

| Date           | Revision | Description                      |
|----------------|----------|----------------------------------|
| October 2006   | 002      | Reformatted Variable attributes. |
| September 2006 | 001      | Launch Release.                  |



# **1.0** Introduction

This document highlights design considerations you must review prior to manufacturing an adapter card or motherboard that implements the 81348.

The checklists address important connections to the 81348 and any critical supporting circuitry. However, the checklists are only for reference; for complete design instructions, refer to the 81348 *Design Guide*. These checklists are not necessarily complete and do not guarantee proper function of a design.

# 2.0 List of References

#### Table 1. List of References

| Document                                                                   | Reference                                       |
|----------------------------------------------------------------------------|-------------------------------------------------|
| Intel <sup>®</sup> 81 348 I/O Processor Developer's Manual                 | 315036                                          |
| Intel <sup>®</sup> 81 348 I/O Processor Datasheet                          | 315038                                          |
| Intel <sup>®</sup> 81 348 I/O Processor Design Guide                       | 315054                                          |
| Intel <sup>®</sup> 81 348 I/O Processor Thermal Application Note           | 315050                                          |
| Intel <sup>®</sup> 81 348 I/O Processor Specification Update               | 315041                                          |
| PCI Local Bus Specification, Revision 2.3                                  | _http://www.pcisig.com/specifications/pcix_20   |
| <i>PCI-X Addendum to the PCI Local Bus Specification,</i><br>Revision 2.0a | http://www.pcisig.com/specifications/pcix_20    |
| PCI Express Specification, Revision 1.0a                                   | http://www.pcisig.com/specifications/pciexpress |
| PCI Express Base Specification 1.0a                                        | http://www.pcisig.com/specifications/pciexpress |
| PCI Express Card Electromechanical Specification 1.0a                      | http://www.pcisig.com/specifications/pciexpress |



# **3.0 Checklist Recommendations**

The following tables provide design, debug and the termination recommendations for a \$134\$ layout.

Important Design and Debug Requirements

The following details are required for all 81348 designs. Note that these table is not an inclusive list. We recommend that design guide is referenced for additional details.

*Note:* Without implementing the debug requirements Intel will be extremely limited in its ability to assist with debug issues involving the transport firmware and device driver.

Table 2.Termination Values Checklist (Sheet 1 of 2)

| Recommendations                                                                                                                                                                                                                                                            | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Compliance |    |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----|
| Recommendations                                                                                                                                                                                                                                                            | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Yes        | No |
|                                                                                                                                                                                                                                                                            | Debug Requirements                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |            |    |
| <ul> <li>The serial console port<br/>connector to the UART0 port<br/>must be implemented to assist<br/>in debug of Intel transport<br/>firmware.</li> </ul>                                                                                                                | UARTO is dedicated as the debug port for the<br>transport firmware. This port is also implemented on<br>Intel's development boards.Without the UARTO port<br>the debug of the transport firmware is extremely<br>limited.<br>Note: This port can be depopulated on production<br>boards.                                                                                                                                                                                                                                                                                                                                                                    |            |    |
| <ul> <li>The serial console port<br/>connector to the UART1 port<br/>to assist in debug of the<br/>application core firmware.</li> </ul>                                                                                                                                   | <b>UART1</b> is very useful for debugging user firmware on the application core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |            |    |
| <ul> <li>The JTAG port must be<br/>implemented on the board to<br/>assist in debug of third party<br/>device drivers.</li> </ul>                                                                                                                                           | <ul> <li>A JTAG port provides the ability to connect a 3rd party debugger to the 81348. Using a debugger is the only way to pinpoint potential device driver and transport firmware issues.</li> <li>Notes: <ol> <li>JTAG port is required even when the customer has no plans to utilize this connector in their debug process. Without the JTAG port, the debug of the device driver is extremely limited.</li> <li>A low profile 10-pin JTAG port is now recommended to save on board space. Refer to the JTAG chapter of the design guide for implementation recommendations. This port may be depopulated on production boards.</li> </ol> </li> </ul> |            |    |
|                                                                                                                                                                                                                                                                            | Design Notes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |    |
| <ul> <li>Supported and validated Flash components include Intel<sup>®</sup><br/>StrataFlash<sup>®</sup> - J3, J3D and Intel<sup>®</sup> StrataFlash<sup>®</sup>h Embedded Memory - P30.</li> <li>A minimum size of 2 MB is required for the transport firmware.</li> </ul> | <ul> <li>For information on migrating from the J3 to P30 refer to the following document:<br/>http://developer.intel.com/design/ficomp/appln ots/306667.htm</li> <li>Note: Other CFI Flash memory may work but these components have not been validated.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                         |            |    |
| <ul> <li>The 1.2 V Core power should<br/>be separated from the<br/>SAS/SATA and PCIE planes</li> </ul>                                                                                                                                                                     | Separating the 1.2 V core supply will minimize noise coupling.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |            |    |
| <ul> <li>The SAS PLL filtering must be<br/>connected to ground. All the<br/>other PLL filters are not<br/>connected ground.</li> </ul>                                                                                                                                     | Refer to Section 3.4.1 of this document                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |            |    |



#### Table 2. Termination Values Checklist (Sheet 2 of 2)

| Recommendations                                                                                                                                                                                                                  | Comments                                                                                                                                     | Compliance |    |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------|----|
| Recommendations                                                                                                                                                                                                                  | Comments                                                                                                                                     | Yes        | No |
| <ul> <li>1.2 V must be up before the<br/>1.8 V. The 1.2 V must be down<br/>after the 1.8 V.</li> </ul>                                                                                                                           | Refer to the power delivery chapter of the design<br>guide for additional details.                                                           |            |    |
| <ul> <li>JTAG TRST_N must be<br/>asserted at power-on</li> </ul>                                                                                                                                                                 | A reset supervisor to pulse <b>TRST_N</b> low on<br>power-on and pull high after power-on. Refer to the<br>JTAG section of the design guide. |            |    |
| <ul> <li>In PCI-X central resource<br/>mode: (using the P_CLK[3:0]<br/>outputs): REFCLKP,<br/>REFCLKN must have a<br/>100 MHz differential clock<br/>input and<br/>CLK_SRC_PCIE#=0<br/>strapping resistor pulled low.</li> </ul> | The 100 MHz clock input is needed to generate PCI clock outputs.                                                                             |            |    |



# 3.1 Configuration Details

Table 3 provides the reset strap configuration for valid operational modes of the chip: PCI Express root complex or endpoint and PCI-X endpoint or central resource. Note that PCI Express endpoint and PCI-X endpoint mode simultaneously is not supported.

*Note:* The **PCIXCAP** signal has been defeatured. Refer to non-core Erratum 69 in the *Intel*<sup>®</sup> 81348 *I/O Processor Specification Update* for more information. This erratum overrides **PCIXCAP** references throughout this document.

#### Table 3. PCI Express/PCI-X Strapping Configuration Table

|                       | Endpoint<br>Configuration                                              | Strapping Settings                              |                                                 |                                   |  |
|-----------------------|------------------------------------------------------------------------|-------------------------------------------------|-------------------------------------------------|-----------------------------------|--|
| Application           |                                                                        | INTERFACE_SEL_PCIX#                             | PCIE_RC#<br>(PCI Express root<br>Complex strap) | PCIX_EP# (PCIX<br>endpoint strap) |  |
| HBA or<br>Motherboard | PCI Express<br>endpoint with<br>PCI-X Central<br>Resource<br>(default) | 1                                               | 1 (PCIE Endpoint)                               | 1 (Central Resource)              |  |
| HBA or<br>Motherboard | PCI-X endpoint<br>with PCI<br>Express Root<br>Complex                  | 0                                               | 0 (PCI Root Complex)                            | 0 (PCIX<br>Endpoint               |  |
| HBA or<br>Motherboard | PCI Express<br>endpoint                                                | 1                                               | 1                                               | х                                 |  |
| HBA or<br>Motherboard | PCI-X endpoint                                                         | 0                                               | х                                               | 0                                 |  |
| Motherboard           | PCI Express<br>Root Complex<br>and PCI-X                               | 0 (ATU-X is function 0,<br>ATU-E is function 5) | 0                                               | 1                                 |  |
| Motherboard           | Central<br>Resource                                                    | 1 (ATU-E is function 0,<br>ATU-X is function 5) |                                                 | 1                                 |  |
| Motherboard           | PCI-X Centra<br>Resource                                               | 0                                               | х                                               | 1                                 |  |
| Motherboard           | PCI Express<br>Root Complex                                            | 1                                               | 0                                               | х                                 |  |



## 3.1.1 PCI-E Mode Only

PCI-E active refer to the Table 3 for INTERFACE\_SEL\_PCIX#, PCIE\_RC# and PCIX\_EP# straps for the following modes:

- 1. PCI-E root complex Section 3.1.3.1
- 2. PCI-E end point Section 3.1.3.2

#### **3.1.1.1 PCI-E** Root Complex

- **REFCLKP**, **REFCLKN** differential pins must be connected to 100 MHz oscillator.
- **PETP[7:0]**, **PETN[7:0]** differential transmit pair pins lanes 0 through 7 connect to series capacitors with value of 75 nF to 200 nF and then to corresponding RX lane pins on device or connector. Unused lanes can be **NC**s.
- **PERP[7:0]**, **PERN[7:0]** differential receiver pairs lanes 0 through 7 these connect to the corresponding TX lane pins on device or connector.
- PE\_CALP, PE\_CALN Connect PE\_CALP ball through 1.4 K 1% resistor to the PE\_CALN ball.
- INTERFACE\_SEL\_PCIX # = 1 Reset Strap NC (default)
- **PCIE\_RC#** = 0, Reset Strap 4.7 K pull-down
- **CLK\_SRC\_PCIE**# = 0
- P\_CLKIN: GND
- P\_PCIXCAP: GND
- P\_INT[D:A]/XINT[3:0]: 8.2 K pull-up
- VCCVIO: ground
- VCC1P2PLLP and VSSPLLP filter pins can be grounded.
- All other PCI-X pins are **NC**s

#### **3.1.1.2 PCI-E** endpoint

- **REFCLKP**, **REFCLKN** differential pins must be connected to 100 MHz oscillator.
- **PETP[7:0]**, **PETN[7:0]** differential transmit pair pins lanes 0 through 7 connect to series capacitors with value of 75 nF to 200 nF and then to corresponding RX lane pins on device or connector. Unused lanes can be **NC**s.
- **PERP[7:0]**, **PERN[7:0]** differential receiver pairs lanes 0 through 7 these connect to the corresponding TX lane pins on device or connector. Unused lanes can be **NC**s.
- PE\_CALP, PE\_CALN Connect PE\_CALP ball through 1.4 K 1% resistor to the PE\_CALN ball.
- INTERFACE\_SEL\_PCIX# = 1 Reset Strap NC (default)
- **PCIE\_RC#** = 0, Reset Strap 4.7 K pull-down
- **CLK\_SRC\_PCIE#** = 0
- P\_CLKIN: GND
- P\_PCIXCAP: GND
- P\_INT[D:A]/XINT[3:0]: 8.2 K pull-up
- VCCVIO: ground
- VCC1P2PLLP and VSSPLLP filter pins can be grounded.
- All other PCI-X pins are **NC**s.



# 3.1.2 PCI-X Mode Only

Use the following provisions when PCI-X interface is used and PCI Express is not used:

- **REFCLKP/REFCLKN** needs 100 MHz differential signal on it to generate **P\_CLKO**s.
- PE\_CALP, PE\_CALN Connect PE\_CALP ball through 1.4 K 1% resistor to PE\_CALN ball.
- INTERFACE\_SEL\_PCIX# = 0 Reset Strap NC (default)
- **PCIE\_RC#** = 1, Reset Strap 4.7 K pull-down
- CLK\_SRC\_PCIE# strap: Make sure strapping reflects whether clock source is the REFCLKP/REFCLKN CLK\_SRC\_PCIE# = 0 or PCI clock in CLK\_SRC\_PCIE# = 1 (default).
- All other PCI Express pins can be no connects. Make sure configuration strapping options are set correctly for operation mode refer to Table 3 for additional details.

#### 3.1.2.1 Central Resource Mode: (PCIX\_EP# = 1)

- 1. P\_PCIXCAP:
  - CLK\_SRC\_PCIE# = 0, (using P\_CLK[3:0] outputs): P\_PCIXCAP connect signal with 3.3 KΩ pull-up to 3.3 V.
  - CLK\_SRC\_PCIE# = 0, (using P\_CLK[3:0] outputs but limit PCI clock frequency): refer to Table 3. Note, strapping PCIXM1\_100# is pulled low to limit frequency to 100 MHz.
  - CLK\_SRC\_PCIE# = 1, (P\_CLKIN primary clock source): refer to Section 3.1.1 PCI frequency selection in the PCI-X Chapter of the design guide.
- 2. P\_M66EN:
  - **CLK\_SRC\_PCIE#** = 0, (using **P\_CLK[3:0]** outputs): pull-up signal 8.2 K $\Omega$  to 3.3 V.
  - CLK\_SRC\_PCIE# = 0, (using P\_CLK[3:0] outputs but limiting the PCI clock frequency): refer to Table 3. Note that strapping PCIXM1\_100# is pulled low to limit frequency to 100 MHz.
  - CLK\_SRC\_PCIE# = 1, (P\_CLKIN primary clock source): Refer to the Section 3.1.1 of the PCI-X chapter for frequency selection.
- 3. **P\_IDSEL**: pull-down the signal 1 K $\Omega$  resistor.
- 4. **P\_REQ[0]**#/**P\_GNT**#: This is an input request signal and should have a 8.2 K pull-up resistor.
- 5. **P\_GNT[0]**#/**P\_REQ**#: (internal arbiter): This is an output grant signal.
- 6. **P\_GNT[3:1]#**: (internal arbiter) These are output grant signals and unused signals can be **NC**s.
- 7. **P\_REQ[3:1]#**: (internal arbiter) These are input request signals and unused signals can be **NC**s.
- 8. P\_CLKIN:
  - CLK\_SRC\_PCIE# = 0, Connect to P\_CLKOUT through a 26  $\Omega$  +/- 1% resistor.
  - CLK\_SRC\_PCIE# = 1, (P\_CLKIN primary clock source) connect to system clock.
- 9. **P\_CLKOUT**:
  - CLK\_SRC\_PCIE# = 0, Connect to P\_CLKIN through a 26  $\Omega$  +/- 1% resistor.
  - CLK\_SRC\_PCIE# = 1, (P\_CLKIN primary clock source) signal can be left unconnected.



#### 3.1.2.2 PCI-X Endpoint Mode (PCIX\_EP# = 0)

#### 1. P\_PCIXCAP:

- Pull-up signal with 8.2 K resistor and refer to Frequency Selection section in the PCI-X Chapter of the design guide for termination for the PCIXCAP pin on the edge connector.
- CLK\_SRC\_PCIE# = 1, P\_CLKIN primary clock source: refer to Frequency Selection Section 3.1.1 in the PCI-X Chapter of the design guide
- 2. **P\_M66EN**: connect to the **M66EN** on the board and refer to Frequency Selection section in the Section 3.1.1 in the PCI-X Chapter of the design guide.
- 3. **P\_IDSEL**: connect to one of the AD lines
- 4. **P\_REQ[0]**#/**P\_GNT**#: This is an input grant signal and should have a 8.2 K pull-up resistor.
- 5. **P\_GNT[0]#/P\_REQ#**: (external arbiter): This is an output request signal and should connect to the external arbiter's **P\_REQ#** line.
- 6. **P\_GNT[3:1]#**: (external arbiter): These signals are unused signals can be NCs.
- 7. **P\_REQ[3:1]**#: (external arbiter): These signals are unused signals can be NCs.
- 8. **P\_CLKIN**: Connect to system PCI clock.
- 9. **P\_CLKOUT**: this signal can be left unconnected.
- 10. **REFCLKP** connect to a resistor divider such that the **REFCLKP** node is connected to both a 17.4 K to **VCC3P3** and a 4.7 K connected to **GND**. **REFCLKN** must be connected to **GND**.



## 3.1.3 Dual Interface Mode

For dual interface mode with PCI-E and PCI-X interfaces active refer to the Table 4 for INTERFACE\_SEL\_PCIX#, PCIE\_RC# and PCIX\_EP# straps for the following modes:

- 1. PCI-E root complex with PCI-X endpoint mode Section 3.1.3.1
- 2. PCI-X central resource with PCI-E endpoint mode Section 3.1.3.2
- 3. PCI-E root complex with PCI-X central resource mode Section 3.1.3.3

#### 3.1.3.1 PCI-E Root Complex with PCI-X Endpoint Mode

- PCI-E Root complex:
  - **REFCLKP**, **REFCLKN** differential pins must be connected to 100 MHz oscillator.
  - PETP[7:0], PETN[7:0] differential transmit pair pins lanes 0 through 7 connect to series capacitors with value of 75 nF to 200 nF and then to corresponding RX lane pins on device or connector. Unused lanes can be NCs.
  - **PERP[7:0]**, **PERN[7:0]** differential receiver pairs lanes 0 through 7 these connect to the corresponding TX lane pins on device or connector.
  - PE\_CALP, PE\_CALN Connect PE\_CALP ball through 1.4 K 1% resistor to the PE\_CALN ball.
- PCI-X endpoint mode follow recommendations in Section 3.1.2.2

#### **3.1.3.2 PCI-E** endpoint with PCI-X Central Resource

- PCI-E Endpoint
  - **REFCLKP**, **REFCLKN** differential pins must be connected to 100 MHz oscillator.
  - PETP[7:0], PETN[7:0] differential transmit pair pins lanes 0 through 7 connect to series capacitors with value of 75 nF to 200 nF and then to corresponding RX lane pins on device or connector. Unused lanes can be NCs.
  - PERP[7:0], PERN[7:0] differential receiver pairs lanes 0 through 7 these connect to the corresponding TX lane pins on device or connector. Unused lanes can be NCs.
  - PE\_CALP, PE\_CALN Connect PE\_CALP ball through 1.4 K 1% resistor to the PE\_CALN ball.
- PCI-X central resource mode follow recommendations in Section 3.1.2.1

#### 3.1.3.3 PCI-E Root Complex with PCI-X Central Resource

- PCI-E Root complex:
  - **REFCLKP**, **REFCLKN** differential pins must be connected to 100 MHz oscillator.
  - PETP[7:0], PETN[7:0] differential transmit pair pins lanes 0 through 7 connect to series capacitors with value of 75 nF to 200 nF and then to corresponding RX lane pins on device or connector. Unused lanes can be NCs.
  - PERP[7:0], PERN[7:0] differential receiver pairs lanes 0 through 7 these connect to the corresponding TX lane pins on device or connector. Unused lanes can be NCs.
  - PE\_CALP, PE\_CALN connect PE\_CALP ball through 1.4 K 1% resistor to the PE\_CALN ball.
- PCI-X central resource mode follow recommendations in Section 3.1.2.1



# **3.2 Termination Values Checklist**

Table 4 lists these 81348 termination values.

#### Table 4. Termination Values Checklist (Sheet 1 of 10)

| Signal                                | Recommendations                                                                                                                                                                                           | Comments                                                                                                              | Compliance |    |  |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------------|----|--|
| Signal                                | Recommendations                                                                                                                                                                                           | comments                                                                                                              | Yes        | No |  |
| S_TXP[7:0],<br>S_TXN[7:0]             | <ul> <li>Connect each of S_TXP[7:0],<br/>S_TXN[7:0] lines with a 10 nF<br/>series capacitor with low ESR.</li> <li>Unused ports can be left<br/>unconnected.</li> </ul>                                   | Storage Transmit: carries the<br>differential output serial data<br>and embedded clock for the<br>SAS/SATA interface. |            |    |  |
| S_RXP[7:0],<br>S_RXN[7:0]             | <ul> <li>Connect each of S_RXP[7:0],<br/>S_RXN[7:0] lines with a10 nF<br/>series capacitor with low ESR.</li> <li>Unused ports can be left<br/>unconnected.</li> </ul>                                    | Storage Receive: carries the<br>differential input serial data and<br>embedded clock for the<br>SAS/SATA interface.   |            |    |  |
| S_CLKNO,<br>S_CLKPO                   | <ul> <li>connect to differential 125 MHz<br/>±100 ppm or a 150 MHz<br/>±100 ppm oscillator.</li> <li>use a 0.1 uF AC coupling series<br/>capacitor on S_CLKNO and<br/>S_CLKPO.</li> </ul>                 | Differential storage clock                                                                                            |            |    |  |
| RBIAS[1:0]                            | <ul> <li>6.49 KΩ 1% to GND. Refer to<br/>Figure 7.</li> </ul>                                                                                                                                             |                                                                                                                       |            |    |  |
| RBIAS_SENSE[1:0]                      | <ul> <li>Connect to the same GND point of<br/>the RBIAS[1:0] resistors. Refer<br/>to Figure 7.</li> </ul>                                                                                                 |                                                                                                                       |            |    |  |
| S_ACT0/SCLOCK0,<br>S_STAT0/SLOAD0     | <ul> <li>NC when not used.</li> <li>SGPIO[0] is disabled: Connect<br/>to LED with series resistor to<br/>indicate activity and status for<br/>storage engine[0].</li> </ul>                               |                                                                                                                       |            |    |  |
| S_ACT1,<br>S_STAT1                    | <ul> <li>NC when not used.</li> <li>SGPIO[0] is disabled: These<br/>signals can be connected to an<br/>LED with series resistor to indicate<br/>activity and status for storage<br/>engine[1].</li> </ul> |                                                                                                                       |            |    |  |
| S_ACT2/SDATAIN0,<br>S_STAT2/SDATAOUT0 | <ul> <li>NC when not used.</li> <li>SGPIO[0] is disabled: These<br/>signals can be connected to an<br/>LED with series resistor to indicate<br/>activity or status for storage<br/>engine[2].</li> </ul>  |                                                                                                                       |            |    |  |
| S_ACT3,<br>S_STAT3                    | <ul> <li>NC when not used.</li> <li>SGPIO[0] is disabled: These<br/>signals can be connected to an<br/>LED with series resistor to indicate<br/>activity and status for storage<br/>engine[3].</li> </ul> |                                                                                                                       |            |    |  |
| S_ACT4/SCLOCK1,<br>S_STAT4/SLOAD1     | <ul> <li>NC when not used.</li> <li>SGPIO[1] is disabled: These<br/>signals can be connected to an<br/>LED with series resistor to indicate<br/>activity/status for storage<br/>engine[4].</li> </ul>     |                                                                                                                       |            |    |  |



#### Table 4. Termination Values Checklist (Sheet 2 of 10)

| Signal                                    | Recommendations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Comments                                                                                                                           | Compliance |    |
|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------------|----|
| Signal                                    | Recommendations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | comments                                                                                                                           | Yes        | No |
| S_ACT5,<br>S_STAT5                        | <ul> <li>NC when not used.</li> <li>SGPIO[1] is disabled: These<br/>signals can be connected to an<br/>LED with series resistor to indicate<br/>activity /status for storage<br/>engine[5].</li> </ul>                                                                                                                                                                                                                                                                                                         |                                                                                                                                    |            |    |
| S_ACT6/SDATAIN1,<br>S_STAT6/<br>SDATAOUT1 | <ul> <li>NC when not used.</li> <li>SGPIO[1] is disabled: These<br/>signals can be connected to an<br/>LED with series resistor to indicate<br/>activity/status for storage<br/>engine[6].</li> </ul>                                                                                                                                                                                                                                                                                                          |                                                                                                                                    |            |    |
| S_ACT7,<br>S_STAT7                        | <ul> <li>NC when not used.</li> <li>SGPIO[1] is disabled: These signals can be connected to an LED with series resistor to indicate activity/status for storage engine[7].</li> </ul>                                                                                                                                                                                                                                                                                                                          |                                                                                                                                    |            |    |
| REFCLKP,<br>REFCLKN                       | <ul> <li>For PCI Express* interface:<br/>connect to a 100 MHz oscillator.</li> <li>When using PCI-X<br/>(CLK_SRC_PCIE# = 0) and<br/>using the P_CLK[3:0] outputs:<br/>connect to these pins to a<br/>100 MHz oscillator.</li> <li>When PCI-X end point mode<br/>(CLK_SRC_PCIE# = 1): connect<br/>the REFCLKP to a resistor divider<br/>such that the REFCLKP node is<br/>connected to both a 17.4 K to<br/>V<sub>CC3P3</sub> and a 4.7K connected to<br/>GND. REFCLKN must be<br/>connected to GND.</li> </ul> | <b>Note:</b> 100 MHz oscillator is<br>required for the PCI<br>Express differential<br>clock and to generate<br>the <b>P_CLK</b> s. |            |    |
| PETP[7:0],<br>PETN[7:0]                   | <ul> <li>Series capacitors with value of<br/>75 nF to 200 nF (low ESR) on each<br/>of the lines.</li> <li>NC when not used.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                    |            |    |
| PERP[7:0],<br>PERN[7:0]                   | <ul> <li>No series capacitor needed.</li> <li>NC when not used.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                    |            |    |
| PE_CALP,<br>PE_CALN                       | Connect <b>PE_CALP</b> ball through 1.4K<br>1% resistor to the <b>PE_CALN</b> ball.<br>Refer to Figure 5.<br><b>Note:</b> This is required even when<br>the PCI-Express interface is<br>not used.                                                                                                                                                                                                                                                                                                              |                                                                                                                                    |            |    |
| P_AD[63:32],<br>P_CBE[7:4]#,<br>P_PAR64   | <ul> <li>When only PCI Express interface active, these signals are internally pulled-up and can be left as NC.</li> <li>When the PCIX_PULLUP# is enabled (pulled to 0), these signals are internally pulled-up.</li> <li>When the PCIX_32BIT# is enabled (32-bit bus width), these signals are internally pulled-up and can be left as NC.</li> </ul>                                                                                                                                                          |                                                                                                                                    |            |    |
| P_AD[31:0],<br>P_CBE[3:0]#                | • When only PCI Express interface<br>active these signals are internally<br>pulled-up and can be left as <b>NC</b> .                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                    |            |    |



| Signal                                                     | Recommendations                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Comments | Compliance |    |
|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|----|
| 9                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          | Yes        | No |
| P_GNT[0]# / P_REQ#                                         | <ul> <li>PCI Express: P_GNT[0]# /<br/>P_REQ# has an internal pull-up<br/>and can be left as a NC.</li> <li>In Central Resource mode<br/>(internal arbiter) with<br/>PCIX_EP# = 1: P_GNT[0]# is<br/>output grant signal 0.</li> <li>PCI Endpoint mode (external<br/>arbiter) PCIX_EP# = 0: This is<br/>the output request signal for the<br/>ATU and needs to connect to the</li> </ul>                                                                                                  |          |            |    |
| P_REQ[0]# / P_GNT#                                         | <ul> <li>external arbiter P_REQ# lines.</li> <li>PCI Express: P_REQ[0]# /<br/>P_GNT# has an internal pull-up<br/>and can be left as a NC.</li> <li>In Central Resource mode<br/>(internal arbiter) with<br/>PCIX_EP# = 1: P_REQ[0]# is<br/>input request signal to the ATU.</li> <li>PCI Endpoint mode (external<br/>arbiter) PCIX_EP# = 0:<br/>P_GNT# is input grant signal for<br/>the ATU. This pin should be pulled<br/>up to V<sub>CC3P3</sub> with an 8.2 KΩ resistor.</li> </ul> |          |            |    |
| P_GNT[3:1]#                                                | <ul> <li>PCI Bus Grant:</li> <li>In Central Resource mode<br/>(internal arbiter) with<br/>PCIX_EP# = 1: These are three<br/>output grant signals. Unused<br/>signals can be left as NCs.</li> <li>In endpoint mode (external<br/>arbiter) with PCIX_EP# = 0:<br/>These signals are not used and<br/>can be left as NCs.</li> </ul>                                                                                                                                                      |          |            |    |
| P_REQ[3:1]#                                                | <ul> <li>PCI Bus Request:</li> <li>In Central Resource mode<br/>(internal arbiter) with<br/>PCIX_EP# = 1: These are three<br/>input request signals to the<br/>internal arbiter. Unused signals<br/>can be left as NCs.</li> <li>In endpoint mode (external<br/>arbiter) with PCIX_EP# = 0:<br/>These signals are not used and<br/>can be left as NCs.</li> </ul>                                                                                                                       |          |            |    |
| P_REQ64#                                                   | <ul> <li>When only PCI Express interface is active, these signals are internally pulled-up and can be left as a NC.</li> <li>When the PCIX_PULLUP# is enabled (pulled to 0), these signals are internally pulled-up.</li> <li>When the device is PCI endpoint then the width of the bus is indicated by the state of REQ64# at the rising edge of RST#.</li> </ul>                                                                                                                      |          |            |    |
| P_ACK64#,<br>P_PAR,<br>P_SERR#,<br>P_PERR#,<br>P_INT[D:A]# | <ul> <li>When only PCI Express interface is active these signals are internally pulled-up and can be left as a NC.</li> <li>When the PCIX_PULLUP# is enabled (pulled to 0), these signals are internally pulled-up.</li> </ul>                                                                                                                                                                                                                                                          |          |            |    |

#### Table 4.Termination Values Checklist (Sheet 3 of 10)



#### Table 4.Termination Values Checklist (Sheet 4 of 10)

| Signal                                                     | Recommendations                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Comments                                                                                                                                                                                                                                                                                                                      | Compliance |    |
|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----|
| Signal                                                     | Recommendations                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | comments                                                                                                                                                                                                                                                                                                                      | Yes        | No |
| P_FRAME#,<br>P_IRDY#,<br>P_TRDY#,<br>P_STOP#,<br>P_DEVSEL# | <ul> <li>When only PCI Express interface is active these signals are internally pulled-up and can be left as a NC.</li> <li>When the PCIX_PULLUP# is enabled (pulled to 0), these signals are internally pulled-up.</li> <li>When the device is PCI endpoint PCIX_EP# = 0 state of these signals are used as for PCI-X initialization pattern at the rising edge of RST#.</li> </ul>                                                                                               | Refer to the <i>PCI-X Specification</i><br>1.0b for more information on<br>the PCI-X Initialization pattern.                                                                                                                                                                                                                  |            |    |
| P_M66EN                                                    | <ul> <li>PCI Express: P_M66EN has an internal pull-up and can be left as a NC.</li> <li>PCI-X Central Resource mode (PCIX_EP# = 1):</li> <li>CLK_SRC_PCIE# = 0 (using the P_CLK[3:0] clock outputs): Pull-up signal with 8.2 KΩ.</li> <li>CLK_SRC_PCIE# = 1: (P_CLKIN primary clock source): Refer to PCI-X Frequency Selection Section of the design guide.</li> <li>PCI Endpoint mode (PCIX_EP# = 0): Refer to PCI-X Frequency Selection Section of the design guide.</li> </ul> |                                                                                                                                                                                                                                                                                                                               |            |    |
| P_IDSEL                                                    | <ul> <li>PCI Express: P_IDSEL has an internal pull-up and can be left as a NC.</li> <li>PCI Central Resource mode PCIX_EP# = 1: Pull-down signal with 1.0 KΩ. resistor.</li> <li>PCI Endpoint mode PCIX_EP# = 0: Connect to one of the AD lines. Refer to PCI-X section of the Intel<sup>®</sup> 81348 I/O Processor Design Guide.</li> </ul>                                                                                                                                      |                                                                                                                                                                                                                                                                                                                               |            |    |
| P_CLKIN                                                    | <ul> <li>For PCI Express only this signal should be connected to GND.</li> <li>PCI Central Resource mode (PCIX_EP# = 1):</li> <li>CLK_SRC_PCIE# = 0: Connect to P_CLKOUT through a 26 Ω +/-1% resistor. Refer to the PCI-X chapter for length match details.</li> <li>CLK_SRC_PCIE# = 1 (P_CLKIN is the primary clock source): connect to the system PCI clock/</li> <li>PCI Endpoint mode (PCIX_EP# = 0): connect to the system PCI clock.</li> </ul>                             | <ul> <li>Notes:</li> <li>REFCLKP, REFCLKN must<br/>have 100 MHz clock to<br/>generate the P_CLKO[3:0]<br/>outputs.</li> <li>When the P_CLKIN is the<br/>primary clock source<br/>(CLK_SRC_PCIE# = 1),<br/>the PCI Clock outputs are<br/>unavailable and must not be<br/>used as a clock source for<br/>any device.</li> </ul> |            |    |



| Signal             | Recommendations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Comments                                                                                                                                                                                                                                  | Compliance |    |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----|
| eigitai            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | connerto                                                                                                                                                                                                                                  | Yes        | No |
| P_CLKOUT           | For PCI Express only these signals can<br>be unconnected.<br>PCI Central Resource mode<br>(PCIX_EP# = 1):<br>• CLK_SRC_PCIE# = 0 (using the<br>P_CLK0[3:0] outputs): Connect<br>to the P_CLKIN through a 26 $\Omega$<br>+/- 1% resistor (see PCI-X<br>chapter of the design guide for<br>length match details)<br>• CLK_SRC_PCIE# = 1: this signal<br>can be left unconnected.<br>PCI Endpoint mode (PCIX_EP# =0):<br>this signal can be left unconnected.                                                                                                          | Note: REFCLKP, REFCLKN<br>must have 100 MHz<br>clock to generate the<br>P_CLKO[3:0] outputs.                                                                                                                                              |            |    |
| P_CLKO[3:0]        | <ul> <li>Connect to PCI device P_CLK<br/>inputs through a 28 Ω +/- 1%<br/>series resistor for each slot and a<br/>26 Ω +/- 1% for each embedded<br/>device. Refer to the PCI-X chapter<br/>of the design guide for length<br/>match details.</li> <li>Any unused P_CLKOs can be left<br/>unconnected.</li> </ul>                                                                                                                                                                                                                                                    | Note: REFCLKP, REFCLKN<br>must be have 100 MHz<br>clock to generate the<br>P_CLKO[3:0] outputs.                                                                                                                                           |            |    |
| P_PCIXCAP          | <ul> <li>When PCI Express only:</li> <li>GND this pin.</li> <li>When PCI Central Resource mode is enabled PCIX_EP# = 1:</li> <li>CLK_SRC_PCIE# = 0 using P_CLK[3:0] outputs:</li> <li>Using PCI bus slots: connect signal with 3.3 KΩ pull-up to 3.3 V.</li> <li>Using direct connection to PCI devices:</li> <li>CLK_SRC_PCIE# = 1 (P_CLKIN primary clock source): refer to Frequency Selection section in the PCI-X Chapter of the design guide.</li> <li>PCIX_EP# = 0: Refer to Frequency Selection section in the PCI-X Chapter of the design guide.</li> </ul> | <b>Note:</b> This signal has been<br>defeatured. Refer to<br>non-core Erratum 69 in<br>the Intel <sup>®</sup> 81348 I/O<br>Processor Specification<br>Update for more<br>information.                                                     |            |    |
| P_BMI              | <ul> <li>When PCI Express only: this signal can be left as a no connect.</li> <li>For PCI-X: no connect when not used.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                           |            |    |
| P_CAL[0], P_CAL[2] | <ul> <li>When PCI-X interface is used: This pin is connected to a separate 22.1 Ω 1% resistor to GND. See PCIX section of the Design Guide for more information.</li> <li>When PCI-X interface is not used: These pins can be left as NCs</li> </ul>                                                                                                                                                                                                                                                                                                                | PCI Calibration: is connected to<br>an external calibration resistor<br>to dynamically adjust their slew<br>rate and drive strength to<br>compensate for voltage and<br>temperature variations.                                           |            |    |
| P_CAL[1]           | <ul> <li>When PCI-X is used: This pin is connected to a separate 121 Ω 1% resistor to GND.</li> <li>When PCI-X interface is not used: These pins can be left as NCs.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                     | PCI Calibration: is connected to<br>an external calibration resistor<br>such that the output drivers<br>reference the resistor to<br>dynamically adjust the ODT<br>resistance to compensate for<br>voltage and temperature<br>variations. |            |    |

#### Termination Values Checklist (Sheet 5 of 10) Table 4.



| Table 4. | Termination          | Values  | Checklist | (Sheet 6 of 10) |
|----------|----------------------|---------|-----------|-----------------|
|          | i ci illini d ci vii | Vula CS | oncounse  |                 |

| Signal                                                             | Recommendations                                                                                                                                                                                           | Comments                                                                                                | Compliance |    |
|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------------|----|
|                                                                    |                                                                                                                                                                                                           |                                                                                                         | Yes        | No |
| M_CAL[0]                                                           | Connect to 24.9 $\Omega$ 1% resistor ground. Refer to Figure 6                                                                                                                                            |                                                                                                         |            |    |
| M_CAL[1]                                                           | Connect to 301 $\Omega$ 1% resistor to ground. Refer to Figure 6.                                                                                                                                         |                                                                                                         |            |    |
| ODT[1:0]                                                           | <ul> <li>NC when not used.</li> <li>When On-Die DDR2 termination<br/>used connect to the ODT inputs on<br/>the DDR2 SRAM.</li> </ul>                                                                      |                                                                                                         |            |    |
| M_CK[2:0],<br>M_CK[2:0]#                                           |                                                                                                                                                                                                           |                                                                                                         |            |    |
| M_RST#                                                             | NC when not used.                                                                                                                                                                                         | This Reset signal<br>asynchronously forces all<br>registered outputs LOW on the<br>registered DDR2 DIMM |            |    |
| MA[13:0]                                                           | <ul> <li>Unused address lines can be left<br/>unconnected.</li> <li>When used refer to the Memory<br/>Controller Section of the Design<br/>Guide for DDR2 533 termination<br/>recommendations.</li> </ul> | DDR2 address signals                                                                                    |            |    |
| RAS#,<br>CAS#,<br>WE#,<br>CS[1:0]#,<br>CKE[1:0]                    | <ul> <li>Unused lines can be left<br/>unconnected.</li> <li>When used refer to the Memory<br/>Controller Section of the Design<br/>Guide for DDR2 533 termination<br/>recommendations.</li> </ul>         | DDR2 control signals                                                                                    |            |    |
| DQ[63:0],<br>DM[8:0],<br>CB[7:0],<br>DQS[8:0],<br>DQS[8:0]#        | <ul> <li>Unused pins can be left<br/>unconnected.</li> <li>When used refer to Memory<br/>Controller Section of the Design<br/>Guide for DDR2 533 termination<br/>recommendations.</li> </ul>              | Source Synchronous signals                                                                              |            |    |
| M_VREF                                                             | Connect to the memory VREF voltage<br>0.9 V refer to Memory Controller<br>Layout Section of the Design Guide for<br>DDR2 termination recommendations.                                                     |                                                                                                         |            |    |
| A[24:0],<br>D[15:0],<br>POE#,<br>PCE[1:0]#,<br>PWE#,<br>PB_RSTOUT# | <ul> <li>Unused pins can be left<br/>unconnected.</li> <li>When used refer to PBI section of<br/>the Design Guide for layout<br/>connection recommendations.</li> </ul>                                   |                                                                                                         |            |    |
| HS_ENUM#                                                           | Can be left unconnected when<br>Hot-Swap not used.                                                                                                                                                        |                                                                                                         |            |    |



| Signal                                     | Recommendations                                                                                                                                                                                                                                           | Comments                                                                                                                                                                                                                                                                                                                                                                                                                            | Compliance |   |
|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---|
| 3                                          |                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                     | Yes        | N |
| HS_LSTAT                                   | When Compact PCI Hot-Swap is not<br>supported, this signal must be tied to<br>GND.                                                                                                                                                                        | <ul> <li>Hot-Swap Latch Status: An input indicating the state of the ejector switch.</li> <li>0 = Indicates the ejector switch is closed.</li> <li>1 = Indicates the ejector switch is open.</li> <li>0 = Connect to GND</li> <li>1 = 8.2 KΩ pull-up to V<sub>CC</sub>.</li> </ul>                                                                                                                                                  |            |   |
| HS_LED_OUT                                 | <ul> <li>Connect to Hot-Swap blue LED.</li> <li>When CompactPCI* Hot-Swap is not<br/>supported this signal can be left<br/>unconnected.</li> </ul>                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                     |            |   |
| HS_FREQ[1:0] /<br>CR_FREQ[1:0]             |                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                     |            |   |
| P_INT[D:A]# /<br>XINT[3:0]#/<br>GPIO[11:8] | <ul> <li>When using as interrupts and PCIX_EP# = 0: No termination is required.</li> <li>When using as interrupts and PCIX_EP# = 1: 8.2 KΩ pull-ups required on each line.</li> <li>When using as GPIOs: 8.2 KΩ pull-up required on each line.</li> </ul> | <ul> <li>When<br/>INTERFACE_SEL_PCIX#<br/>= 0: PCI Interrupt: These<br/>outputs are level sensitive.</li> <li>When<br/>INTERFACE_SEL_PCIX#<br/>= 1: External Interrupt:<br/>requests are used by<br/>external devices to request<br/>interrupt service. These<br/>pins are level-detect inputs<br/>and are internally<br/>synchronized. These pins go<br/>to the XINT[3:0]# inputs<br/>of the Interrupt Controller.     </li> </ul> |            |   |
| HPI#,<br>NMIO#,<br>NMI1#,<br>XINT[7:4]#    | 8.2 KΩ pull-ups.                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                     |            |   |

#### Table 4. Termination Values Checklist (Sheet 7 of 10)



| Signal                                            | Recommendations                                                                                                                                                                                                                                                                                                                                                                                                                                        | Comments                                                                                                                                                                                                                                                                                                                                         | Compliance |    |  |
|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----|--|
| orgitar                                           | Recommendations                                                                                                                                                                                                                                                                                                                                                                                                                                        | comments                                                                                                                                                                                                                                                                                                                                         | Yes        | No |  |
| GPIO[7:0]/<br>XINT[15:8]#/<br>CHAPOUT             | 8.2 KΩ pull-up.                                                                                                                                                                                                                                                                                                                                                                                                                                        | <ul> <li>General Purpose I/O<br/>(default mode).</li> <li>External Interrupt: These<br/>pins are level-detects and<br/>are internally synchronized.</li> <li>CHAPOUT: GPIO[7] When<br/>enabled it will override the<br/>normal GPIO[7] function.</li> </ul>                                                                                      |            |    |  |
| SCL0,<br>SDA0,<br>SCL1,<br>SDA1,<br>SCL2,<br>SDA2 | <ul> <li>When used external pull-up to V<sub>CC</sub> is required. Refer to the I<sup>2</sup>C specification for information on calculating the pull-up.</li> <li>Note: Note: I2C0 port can only used for SEP enclosure management.</li> <li>2KΩ pull-up when unused.</li> </ul>                                                                                                                                                                       | The pull-up value is dependent<br>on the bus loading. Refer to the<br>I <sup>2</sup> C specification:<br>http://www.semiconductors.phil<br>ips.com/acrobat/literature/9398<br>/39340011.pdf                                                                                                                                                      |            |    |  |
| SMBCLK                                            | <ul> <li>For PCI Express adapter cards:         <ul> <li>When the SMBus is used, there should be isolation device such as the LTC4301 between this signal and PE_SMCK on the PCI Express connector.</li> </ul> </li> <li>For PCI Express motherboard applications:         <ul> <li>When SMBus is used a pull-up is required (value is dependent on the loading).</li> <li>When SMBus is unused, a 8.2 KΩ pull-up is required.</li> </ul> </li> </ul>  | LTC4301 is a hot-swappable<br>2-wire bus buffer that allows<br>card insertion without<br>corruption of the data and clock<br>buses. Refer to the Linear<br>Technology website:<br>http://www.linear.com/pc/produ<br>ctDetail.do?navId=H0,C1,C100<br>7,C1070,P2460.<br>Refer also to the<br>http://www.smbus.org for the<br>latest specification. |            |    |  |
| SMBDAT                                            | <ul> <li>For PCI Express adapter cards:         <ul> <li>When the SMBus is used, there should be isolation device such as the LTC4301 between this signal and PE_SMDAT on the PCI Express connector.</li> </ul> </li> <li>For PCI Express motherboard applications:         <ul> <li>When SMBus is used a pull-up is required (value is dependent on the loading).</li> <li>When SMBus is unused, a 8.2 KΩ pull-up is required.</li> </ul> </li> </ul> | LTC4301 is a hot-swappable<br>2-wire bus buffer that allows<br>card insertion without<br>corruption of the data and clock<br>buses. Refer to the Linear<br>Technology website:<br>http://www.linear.com/pc/produ<br>ctDetail.do?navId=H0,C1,C100<br>7,C1070,P2460.<br>Refer also to the<br>http://www.smbus.org for the<br>latest specification. |            |    |  |
| U0_RXD,<br>U1_RXD                                 | When unused, connect to GND.                                                                                                                                                                                                                                                                                                                                                                                                                           | Note: UARTO is dedicated as<br>the debug port for the<br>transport firmware as<br>implemented on Intel's<br>development boards.<br>UART 1 is a general<br>purpose port.                                                                                                                                                                          |            |    |  |
| U0_TXD,<br>U0_RTS#,<br>U1_TXD,<br>U1_RTS#         | Can be left unconnected when unused.                                                                                                                                                                                                                                                                                                                                                                                                                   | Note: UARTO is dedicated as<br>the debug port for the<br>transport firmware as<br>implemented on Intel's<br>development boards.<br>UART 1 is a general<br>purpose port.                                                                                                                                                                          |            |    |  |



| Signal                                                                                                                                                                                                                                                                                             | Recommendations                                                                                                                                                                                                                                                | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Compliance |    |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----|--|
| orginal                                                                                                                                                                                                                                                                                            | Recommendations                                                                                                                                                                                                                                                | connicitts                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Yes        | No |  |
| U0_CTS#,<br>U1_CTS#                                                                                                                                                                                                                                                                                | When unused, 8.2 KΩ pull-up.                                                                                                                                                                                                                                   | Note: UARTO is dedicated as<br>the debug port for the<br>transport firmware as<br>implemented on Intel's<br>development boards.<br>UART 1 is a general<br>purpose port.                                                                                                                                                                                                                                                                                                                                                                             |            |    |  |
| тск                                                                                                                                                                                                                                                                                                | <ul> <li>The JTAG port must be<br/>implemented on the board to<br/>assist in debug of third party<br/>device drivers.</li> <li>GND when unused.</li> <li>8.2K pull-up when used. Refer to<br/>JTAG chapter of the Design Guide.</li> </ul>                     | the board to<br>f third party <b>Test Clock:</b> Provides clock<br>input for IEEE 1149.1 Boundary<br>ed. Scan Testing (JTAG).<br>n used. Refer to                                                                                                                                                                                                                                                                                                                                                                                                   |            |    |  |
| TDI                                                                                                                                                                                                                                                                                                | <ul> <li>The JTAG port must be<br/>implemented on the board to<br/>assist in debug of third party<br/>device drivers.</li> <li>NC when unused has weak<br/>pull-up.</li> <li>8.2K pull-up when used. Refer to<br/>JTAG chapter of the Design Guide.</li> </ul> | <b>Test Data Input:</b> The JTAG<br>serial input pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |            |    |  |
| тдо                                                                                                                                                                                                                                                                                                | <ul> <li>The JTAG port must be<br/>implemented on the board to<br/>assist in debug of third party<br/>device drivers.</li> <li>NC when unused.</li> </ul>                                                                                                      | Test Data Output: The serial<br>output pin for the JTAG feature.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |            |    |  |
| TRST#                                                                                                                                                                                                                                                                                              | <ul> <li>The JTAG port must be<br/>implemented on the board to<br/>assist in debug of third party<br/>device drivers.</li> <li>GND when unused.</li> </ul>                                                                                                     | Test Reset: This pin has a weak internal pull-up.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |            |    |  |
| TMS                                                                                                                                                                                                                                                                                                | <ul> <li>The JTAG port must be<br/>implemented on the board to<br/>assist in debug of third party<br/>device drivers.</li> <li>NC when unused has weak<br/>pull-up.</li> <li>8.2K pull-up when used. Refer to<br/>JTAG chapter of the Design Guide.</li> </ul> | Test Mode Select: This pin has<br>a weak internal pull-up.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |            |    |  |
| <ul> <li>When unused: 1 KΩ pull-up.</li> <li>When used: This pin can be used only when the sticky-bit functionality is required. In this scenario, the WARM_RST# pin must be tied to the system reset PCI_RST# signal while the P_RST# pin can be tied to the system power good signal.</li> </ul> |                                                                                                                                                                                                                                                                | Warm Reset is the same as a<br>cold reset, except sticky<br>configuration bits are <i>not</i> reset.<br>Notes:<br>- When the PCI Express<br>interface is used as an endpoint,<br>the PCI Express in-band Hot<br>Reset Mechanism can also be<br>used to provide the sticky bit<br>functionality.<br>- On the customer reference<br>board, WARM_RST# is tied to<br>the SRST_N to provide a JTAG<br>debugger reset.<br>-Driving WARM_RST# using<br>any other methods than<br>suggested above may result in<br>unpredictable behavior of the<br>device. |            |    |  |

#### Table 4. Termination Values Checklist (Sheet 9 of 10)



| Table 4. | Termination | Values | Checklist ( | (Sheet 10 of 10) |  |
|----------|-------------|--------|-------------|------------------|--|
|          | renniacion  | Values | CHECKHSU    |                  |  |

| Signal  | Recommendations                                                                                                                    | Comments | Compliance |    |  |
|---------|------------------------------------------------------------------------------------------------------------------------------------|----------|------------|----|--|
| Signal  | Recommendations                                                                                                                    |          | Yes        | No |  |
| NC      | No Connect: pins have no usable function and must not be connected to any signal, power or ground.                                 |          |            |    |  |
| THERMDA | <ul> <li>Connect to the anode of the thermal diode.</li> <li>NC when unused.</li> </ul>                                            |          |            |    |  |
| THERMDC | <ul> <li>Connect to the cathode of the thermal diode.</li> <li>NC when unused.</li> </ul>                                          |          |            |    |  |
| PUR1    | <ul> <li>This pin must be pulled up to<br/>V<sub>CC3P3</sub> with an external 8.2 KΩ<br/>resistor for proper operation.</li> </ul> |          |            |    |  |



# 3.3 Reset Straps Checklist

Table 5 provides a list of reset straps that are multiplexed on the Peripheral Address Bus **A**[24:0]. These pins are latched on the rising edge of **P\_RST#**. All reset strap signals are internally pulled to logic 1 by default. An external 4.7 K $\Omega$  5% pull-down resistor is required to force a logic 0 on these pins.

#### Table 5.Reset Straps Checklist (Sheet 1 of 3)

| Signal              | Recommendations                                                                                                                                                                                  | Comments                                                                                                                                                                                                                                                                                     | Compliance |    |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----|
| Signal              | Recommendations                                                                                                                                                                                  | Comments                                                                                                                                                                                                                                                                                     | Yes        | No |
| BOOT_WIDTH_8#       | 0 = 8 bits wide, 0 = 4.7 KΩ resistor<br>pull down.<br>1 = 16 bits wide (Default mode<br>internal pull-up).                                                                                       | <i>Note:</i> Muxed onto signal <b>A[0]</b> .                                                                                                                                                                                                                                                 |            |    |
| CFG_CYCLE_EN#       | 0 = Configuration Cycles enabled,<br>0 = 4.7 KΩ resistor pull down.<br>1 = Configuration Retry enabled<br>(Default mode internal<br>pull-up).                                                    | <i>Note:</i> Muxed onto signal <b>A[1].</b>                                                                                                                                                                                                                                                  |            |    |
| HOLD_X0_IN_RST#     | 0 = Hold Scale in reset, 0 = 4.7 KΩ<br>resistor pull down.<br>1 = Do not hold in reset (Default<br>mode internal pull-up).                                                                       | <i>Note:</i> Muxed onto signal <b>A[2].</b>                                                                                                                                                                                                                                                  |            |    |
| HOLD_X1_IN_RST#     | 0 = Hold in reset, 0 = 4.7 KΩ<br>resistor pull down.<br>1 = Do not hold in reset (Default<br>mode internal pull-up).                                                                             | <i>Note:</i> Muxed onto signal <b>A[3].</b>                                                                                                                                                                                                                                                  |            |    |
| MEM_FREQ[1:0]       | 10 = 533 MHz<br>11 = 400 MHz (Default mode).<br>0 = 4.7 KΩ pull-down resistor.<br>1 = internal pull-up.                                                                                          | Note:MEM_FREQ[1:0]muxedonto signal A[5]and A[4]respectively.0 = 4.7 KΩ resistor pull down.1 = internal pull-up.                                                                                                                                                                              |            |    |
| EXT_ARB#            | 0 =) External arbiter, 0 = 4.7 KΩ<br>resistor pull down.<br>1 =) Internal arbiter (Default mode<br>internal pull-up).                                                                            | <i>Note:</i> Muxed onto signal <b>A[6]</b> .                                                                                                                                                                                                                                                 |            |    |
| INTERFACE_SEL_PCIX# | <ul> <li>0 = ATU-X is function 0 (4.7 KΩ<br/>pull-down resistor) and ATUE is<br/>function 5.</li> <li>1 = ATU-E is function 0 and ATUX is<br/>function 5.</li> <li>Refer to comments.</li> </ul> | 0 = 4.7 KΩ resistor pull down.<br>1 = internal pull up.<br><b>Note:</b> Muxed onto signal <b>A[10].</b>                                                                                                                                                                                      |            |    |
| PCIX_EP#            | Refer to comments.                                                                                                                                                                               | PCI-X End Point:         0 = Endpoint.         1 = Central Resource (Default mode).         Note:       muxed onto signal A[11].         Setting both PCIX_EP# and         PCIE_RC# to endpoint is         unsupported.         0 = 4.7 KΩ resistor pull down.         1 = internal pull up. |            |    |
| CONTROLLER_ONLY#    | Refer to comments.                                                                                                                                                                               | <ul> <li>Controller only enable:</li> <li>0 = Controller only, requires<br/>4.7 KΩ pull-down resistor, ATU<br/>disabled.</li> <li>1 = RAID enabled (Default mode).<br/>NOTE: muxed onto signal A[23].</li> </ul>                                                                             |            |    |



| Signal                                  | Recommendations                                                                                                                                                                                                   | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Compliance |    |  |
|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----|--|
| Gigitai                                 | Recommendations                                                                                                                                                                                                   | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Yes        | No |  |
| DF_SEL[2:0]                             | <ul> <li>81348 8 port mode each the<br/>DF_SEL[2:0] must be pulled<br/>low.</li> </ul>                                                                                                                            | Device Function Select:<br>DF_SEL[2:0].<br>Note: DF_SEL[2] muxed onto<br>signal A[9].<br>Note: DF_SEL[1] muxed onto<br>signal A[8].<br>Note: DF_SEL[0] muxed onto<br>signal A[7].<br>0 = 4.7 KΩ resistor pull down.                                                                                                                                                                                                                                                                                                                                                             |            |    |  |
| PCIE_RC#                                | Refer to comments.                                                                                                                                                                                                | PCI-E Root Complex:         0 = Root Complex.         1 = Endpoint (Default mode)         Note:       muxed onto signal A[12].         Setting both PCIX_EP# and         PCIE_RC# to endpoint is         unsupported.         0 = 4.7 KΩ resistor pull down.         1 = internal pull up.                                                                                                                                                                                                                                                                                      |            |    |  |
| SMB_A5,<br>SMB_A3,<br>SMB_A2,<br>SMB_A1 | Refer to comments.                                                                                                                                                                                                | <ul> <li>SM Bus Address: maps to address<br/>bits 5, 3, 2, and 1 where bits[7:0]<br/>represent the address the SMBus slave<br/>port will respond to when access is<br/>attempted.</li> <li>0 = address bit will be low.</li> <li>1 = address bit will be high (Default<br/>mode).</li> <li>Note: SMB_A5 muxed onto signal<br/>A[16].</li> <li>Note: SMB_A3 muxed onto signal<br/>A[15].</li> <li>Note: SMB_A2 muxed onto signal<br/>A[14].</li> <li>Note: SMB_A1 muxed onto signal<br/>A[13].</li> <li>0 = 4.7 KΩ resistor pull down.</li> <li>1 = internal pull up.</li> </ul> |            |    |  |
| PCIX_PULLUP#                            | When pulled-low enables the<br>following signal pull-ups:<br>P_AD[63:32], P_C/BE[7:4]#,<br>P_PAR64, P_REQ64#,<br>P_ACK64#, P_FRAME#,<br>P_IRDY#, P_TRDY#, P_STOP#,<br>P_DEVSEL#, P_SERR#,<br>P_PERR#, P_INT[D:A]# | PCI-X Pull Up:         0 = enable PCI pull up resistors.         1 = disable PCI pull up resistors (Default mode).         Note:       Muxed onto signal A[17].         0 = 4.7 KΩ resistor pull down.         1 = internal pull up.                                                                                                                                                                                                                                                                                                                                            |            |    |  |
| PCIX_32BIT#                             | When 32 PCI-X bus is enabled the<br>following signals have internal<br>pull-ups: <b>P_AD[63:32]</b> ,<br><b>P_C/BE[7:4]#</b> and <b>P_PAR64</b> and<br>can be left as NC.                                         | <ul> <li>32-Bit PCI-X Bus:</li> <li>0 = 32 bit wide PCI-X bus.</li> <li>1 = 64 bit wide PCI-X bus. (Default mode)</li> <li>Note: Muxed onto signal A[18].</li> <li>0 = 4.7 KΩ resistor pull down.</li> <li>1 = internal pull up.</li> </ul>                                                                                                                                                                                                                                                                                                                                     |            |    |  |
| PCIXM1_100#                             | Refer to comments.                                                                                                                                                                                                | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |            |    |  |



| Signal            | Recommendations                                         | Comments                                                                                                                                                                                                                                                                                                                                                                                                    | Compliance |    |
|-------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----|
| эіупаі            | Recommendations                                         | comments                                                                                                                                                                                                                                                                                                                                                                                                    | Yes        | No |
| HS_SM#            | Refer to comments.                                      | Hot-Swap <b>Startup Mode:</b><br>0 = Hot-Swap mode enabled.<br>1 = Hot-Swap mode disabled (Default<br>mode).<br><b>Note:</b> Muxed onto signal <b>A[21].</b><br>0 = 4.7 KΩ resistor pull down.<br>1 = internal pull up.                                                                                                                                                                                     |            |    |
| FW_TIMER_OFF#     | Refer to comments.                                      | <ul> <li>Firmware Timer Off:</li> <li>0 = firmware timer disabled.</li> <li>1 = firmware timer enabled (Default mode).</li> <li>Note: Muxed onto signal A[22].</li> <li>0 = 4.7 KΩ resistor pull down.</li> <li>1 = internal pull up.</li> </ul>                                                                                                                                                            |            |    |
| CONTROLLER_ONLY#  | Refer to comments.                                      | Controller-Only Enable:<br>0 = Controller only, RAID disabled.<br>1 = RAID enabled (default mode).<br>NOTE: Muxed onto signal A[23].                                                                                                                                                                                                                                                                        |            |    |
| LK_DN_RST_BYPASS# | Refer to comments.                                      | Link Down Reset Bypass: Disables the<br>full chip reset that.<br>would normally be caused by a Link<br>Down or hot reset.<br>0 = Do not reset on Link Down.<br>1 = Reset on Link Down (default<br>mode).<br><b>Note:</b> Muxed onto signal <b>A[24]</b> .                                                                                                                                                   |            |    |
| CLK_SRC_PCIE#     | Refer to comments.                                      | Clock Source PCI-E: selects the PCI         Express Refclk pair as the input clock         to the PLLs that control most internal         logic.         0 = source clock is         REFCLKP/REFCLKN.         1 = source clock comes from the         active PCI interface (Default mode).         0 = 4.7 KΩ resistor pull down.         1 = internal pull up.         Note:       Muxed onto signal PWE#. |            |    |
| PCE[1:0]#         | Pull up both these signals with 8.2 $K\Omega$ resistor. |                                                                                                                                                                                                                                                                                                                                                                                                             |            |    |

#### Table 5.Reset Straps Checklist (Sheet 3 of 3)



# 3.4 Analog Filter Checklist

This section describes filters needed for the PLL circuitry. Table 6 lists the PLLs that are required for this part.

#### Table 6. Required PLLs

| Interface                                           | Filtered<br>Voltage | V <sub>CC</sub> PLL Balls | V <sub>SS</sub> PLL Balls | Layout Guideline Table                                |
|-----------------------------------------------------|---------------------|---------------------------|---------------------------|-------------------------------------------------------|
| Storage                                             | 1.2 V               | VCC1P2PLLS0               | VSSPLLS0                  | Table 7                                               |
| Storage                                             | 1,2 V               | VCC1P2PLLS1               | VSSPLLS1                  |                                                       |
| PCI-X                                               | 1.2 V               | VCC1P2PLLP                | VSSPLLP                   | Refer to the:                                         |
| Core Digital Logic                                  | 1.2 V               | VCC1P2PLLD                | VSSPLLD                   | Intel <sup>®</sup> 81341 and Intel <sup>®</sup> 81342 |
| Intel XScale <sup>®</sup> core and XSI<br>bus logic | 3.3 V               | VCC3P3PLLX                | VSSPLLX                   | I/O Processors Design Guide,<br>Layout section.       |



#### 3.4.1 VCC1P2PLLS0, VCC1P2PLLS1 Filter Requirements

The low-pass filter, as shown in Figure 1, "VCC1P2PLLS0, VCC1P2PLLS1 Configuration" on page 27 reduces noise induced clock jitter and its effects on timing relationships in system designs. The Figure 1 filter circuit is recommended for the two PLL pairs:

- VCC1P2PLLS0-VSSPLLS0
- VCC1P2PLLS1-VSSPLLS1

#### Table 7. V<sub>CC1P2PLLS0</sub>, V<sub>CC1P2PLLS1</sub> Layout Guideline

| Parameter            | Specification                                                                                                                                                           |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reference Plane      | <ul> <li>Ground.</li> <li>VCC1P2PLLS0, VSSPLLS0 and VCC1P2PLLS1, VSSPLLS1 traces must be ground referenced (no VCC references).</li> </ul>                              |
| Inductor             | <ul> <li>120 nH ±20%.</li> <li>L must be magnetically shielded.</li> <li>ESR: max &lt; 0.3 Ω.</li> <li>rated at 45 mA.</li> </ul>                                       |
| Capacitor            | <ul> <li>22 μF ±20% (Capacitor).</li> <li>ESR: max &lt; 0.3 Ω.</li> <li>ESL &lt; 2.5 nH.</li> <li>Place 22 μF capacitor as close as possible to package pin.</li> </ul> |
| Resistor             | <ul> <li>0.1 Ω 5% (Resistor).</li> <li>0.1 Ω 5% resistor must be placed between VCC1P2 and L.</li> </ul>                                                                |
| Breakout Trace       | <ul> <li>Trace Width &gt; 6 mils.</li> <li>Trace Spacing &lt; 6 mils.</li> <li>Trace Length &lt; 600 mils.</li> </ul>                                                   |
| Board Trace          | <ul> <li>Trace Width &gt; 25 mils.</li> <li>Trace Spacing &lt; 10 mils.</li> <li>Trace Length &lt; 600 mils.</li> </ul>                                                 |
| Trace Spacing        | • $\geq$ 30 mils from any other signals.                                                                                                                                |
| Trace Length maximum | • 1.2"                                                                                                                                                                  |
| Routing Guideline 1  | Route VCC1P2PLLS and VSSPLL as differential traces.                                                                                                                     |
| Routing Guideline 2  | • Nodes connecting VCC1P2PLLS and capacitor must be as short as possible.                                                                                               |
| Routing Guideline 3  | • 1.2 V supply regulator used for PLL filter must have less than ±3% tolerance.                                                                                         |

#### Figure 1. VCC1P2PLLS0, VCC1P2PLLS1 Configuration





### 3.4.2 VCC1P2PLLP, VCC1P2PLLD Filter Requirements

The low-pass filter (as shown in Figure 2, "VCC1P2PLLP, VCC1P2PLLD Low-Pass Filter Configuration" on page 29) reduces noise-induced clock jitter and its effects on timing relationships in system designs. The Figure 2 filter circuit is recommended for each of the PLL pairs: VCC1P2PLLP-VSSPLLP, VCC1P2PLLD-VSSPLLD pairs.

*Note:* When the PCI-X interface is not used the V<sub>CC1P2PLLP</sub> and V<sub>SSPLLP</sub> pins can be grounded.

#### Table 8.V<sub>CC1P2PLLP</sub>, V<sub>CC1P2PLLD</sub> Layout Guideline

| Parameter            | Specification                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reference Plane      | <ul> <li>Ground.</li> <li>VCC1P2PLLP, VCC1P2PLLD traces must be ground referenced (no VCC references).</li> </ul>                                                                                                                                                                                                                                                                                                                                    |
| Inductor             | <ul> <li>4.7 μH ±25%.</li> <li>L must be magnetically shielded.</li> <li>ESR: max &lt; 0.3 Ω.</li> <li>rated at 45 mA.</li> </ul>                                                                                                                                                                                                                                                                                                                    |
| Capacitor            | <ul> <li>22 μF ±20% 6.3 V (Capacitor).</li> <li>ESR: max &lt; 0.3 Ω.</li> <li>ESL &lt; 2.5 nH.</li> <li>Place 22 μF capacitor as close as possible to package pin.</li> </ul>                                                                                                                                                                                                                                                                        |
| Resistor             | <ul> <li>Rselect: choose resistor such that both of the following conditions are met:</li> <li>1.2 V plane to the top end of the capacitor is &gt; 0.35 Ω (including board and component resistance) and</li> <li>1.2 V plane to VCC1P2PLL &lt; 1.5 Ω.</li> <li>1/16 6.3 V.</li> <li>resistor must be placed between VCC1P2 and L.</li> <li>Note: When trace and component resistance is large enough, discrete resistor is not required.</li> </ul> |
| Breakout Trace       | <ul> <li>Trace Width &gt; 6 mils.</li> <li>Trace Spacing &lt; 6 mils.</li> <li>Trace Length &lt; 600 mils.</li> </ul>                                                                                                                                                                                                                                                                                                                                |
| Board Trace          | <ul> <li>Trace Width &gt; 25 mils.</li> <li>Trace Spacing &lt; 10 mils.</li> <li>Trace Length &lt; 600 mils.</li> </ul>                                                                                                                                                                                                                                                                                                                              |
| Trace Spacing        | <ul> <li>≥ 30 mils from any other signals.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                |
| Trace Length maximum | • 1.2"                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Routing Guideline 1  | <ul> <li>Route VCC1P2PLLD and VSSPLLD, VCC1P2PLLP and VSSPLLP as<br/>differential traces.</li> </ul>                                                                                                                                                                                                                                                                                                                                                 |
| Routing Guideline 2  | <ul> <li>Nodes connecting VCC1P2PLLD and capacitor, VCC1P2PLLP and capacitor<br/>must be as short as possible.</li> </ul>                                                                                                                                                                                                                                                                                                                            |
| Routing Guideline 3  | • 1.2 V supply regulator used for PLL filter must have less than $\pm 3\%$ tolerance.                                                                                                                                                                                                                                                                                                                                                                |



#### Figure 2. VCC1P2PLLP, VCC1P2PLLD Low-Pass Filter Configuration





## 3.4.3 VCC3P3PLLX PLL Requirements

To reduce clock skew, a PLL is implemented for Intel XScale<sup>®</sup> processor and core logic. The balls associated with this PLL are **VCC3P3PLLX** and **VSSPLLX**. The low-pass filter, as shown in Figure 3 reduces noise induced clock jitter and its effects on timing relationships in system designs. The node connecting **VCC3P3PLLX** and the capacitor must be as short as possible.

The following notes list the layout guidelines for this filter.

#### Table 9.V<sub>CC3P3PLL</sub> Layout Guideline

| Parameter            | Specification                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reference Plane      | <ul> <li>Ground referenced</li> <li>VCC3P3PLL and VSSPLLX traces must be ground referenced (no V<sub>CC</sub> references)</li> </ul>                                                                                                                                                                                                                                                                                    |
| Inductor             | <ul> <li>4.7 μH</li> <li>L must be magnetically shielded</li> <li>ESR: max &lt; 0.4 Ω</li> <li>rated at 45 mA</li> <li>An example of this inductor is TDK part number MLZ20 12E4R7P.</li> </ul>                                                                                                                                                                                                                         |
| Capacitor            | <ul> <li>22 μF (Capacitor)</li> <li>ESR: max &lt; 0.3 Ω</li> <li>ESL &lt; 2.5 nH</li> <li>Place 22 μF capacitor as close as possible to package pin.</li> </ul>                                                                                                                                                                                                                                                         |
| Resistor             | <ul> <li>Rselect: choose resistor such that both of the following conditions are met:</li> <li>3.3 V plane to the top end of the capacitor is &gt; 0.35 Ω</li> <li>3.3 V plane to VCC3P3PLL &lt; 1.5 Ω</li> <li>resistor ratings: 1/16 6.3 V</li> <li>resistor must be placed between VCC3P3 and L.</li> <li>Note: When trace and component resistance is large enough the discrete resistor is not required</li> </ul> |
| Breakout Trace       | <ul> <li>Trace Width &gt; 6 mils</li> <li>Trace Spacing &lt; 6 mils</li> <li>Trace Length &lt; 600 mils</li> </ul>                                                                                                                                                                                                                                                                                                      |
| Board Trace          | <ul> <li>Trace Width &gt; 25 mils</li> <li>Trace Spacing &lt; 10 mils</li> <li>Trace Length &lt; 600 mils</li> </ul>                                                                                                                                                                                                                                                                                                    |
| Trace Spacing        | <ul> <li>≥ 30 mils from any other signals.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                   |
| Trace Length maximum | • 1.2"                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Routing Guideline 1  | Route VCC3P3PLLX and V <sub>SSPLLX</sub> as differential traces.                                                                                                                                                                                                                                                                                                                                                        |
| Routing Guideline 2  | <ul> <li>Nodes connecting VCC3P3PLL and the capacitor must be as short as possible.</li> </ul>                                                                                                                                                                                                                                                                                                                          |



#### Figure 3. VCC3P3PLL Filter Configuration





# 3.5 PCI Resistor Calibration

Figure 4 shows the termination required for the PCI calibration circuitry. PCI Calibration pins **P\_CAL[1:0]** are connected to an external calibration resistors. The PCI output drivers can reference the resistor to dynamically adjust their slew rate and drive strength to compensate for voltage and temperature variations.

#### Figure 4. PCI Resistor Calibration



## 3.6 PCI Express Resistor Compensation

Figure 5 shows the termination required for the PCI Express RCOMP circuit.

#### Figure 5. PCI Express RCOMP





# 3.7 Memory Calibration Circuitry

The Figure 6 shows the memory calibration pins **M\_CAL[1]** and **M\_CAL[0]** connected to external calibration resistors to ground. The memory output drivers reference the resistor to dynamically adjust the drive strength to compensate for temperature and voltage variations.

Figure 6. Memory Calibration Circuitry





# 3.8 **RBIAS Circuit**

Figure 7 provides a diagram on how to connect the **RBIASO** and **RBIAS\_SENSEO** pins. **RBIAS1** and **RBIAS\_SENSE1** must be connected in the same manner.

#### Figure 7. RBIAS[0], RBIAS\_SENSE[0] Connections

