## AP-384

## APPLICATION NOTE

# Designing with the 28F016XD

**BRIAN DIPERT** SENIOR TECHNICAL MARKETING ENGINEER

SUJAN KAMRAN TECHNICAL MARKETING ENGINEER

September 1995

Order Number: 292131-003

Information in this document is provided solely to enable use of Intel products. Intel assumes no liability whatsoever, including infringement of any patent or copyright, for sale and use of Intel products except as provided in Intel's Terms and Conditions of Sale for such products.

Intel Corporation makes no warranty for the use of its products and assumes no responsibility for any errors which may appear in this document nor does it make a commitment to update the information contained herein.

Intel retains the right to make changes to these specifications at any time, without notice.

Contact your local Intel sales office or your distributor to obtain the latest specifications before placing your product order.

MDS is an ordering code only and is not used as a product name or trademark of Intel Corporation.

Intel Corporation and Intel's FASTPATH are not affiliated with Kinetics, a division of Excelan, Inc. or its FASTPATH trademark or products.

\*Other brands and names are the property of their respective owners.

Additional copies of this document or other Intel literature may be obtained from:

Intel Corporation Literature Sales P.O. Box 7641 Mt. Prospect, IL 60056-7641

or call 1-800-879-4683

© INTEL CORPORATION 1995

CG-041493

PAGE

## CONTENTS

### PAGE

| 1.0 INTRODUCTION                                               | 1          |
|----------------------------------------------------------------|------------|
| 2.0 28F016XD COMPARISONS TO DRAM                               | 1          |
| 2.1 Voltage and Current Specifications                         | 1          |
| 2.2 Timing Specifications                                      | 6          |
| 2.3 Package and Pinout                                         | 13         |
| 2.4 Capacitance                                                | 18         |
| 3.0 28F016XD INTERFACING TO DRAM                               |            |
| CONTROLLERS                                                    | 18         |
| 3.1 Configurable Specification Interfacing                     | 21         |
| 3.2 Non-Configurable Specification Interfaci                   | ng 23      |
| 3.3 Additional Circuitry Required to Interface<br>the 28F016XD | e to<br>26 |

| 4.0 DESIGNING 28F016XD COMPATIBILITY AND<br>OPTIMIZATION INTO DRAM CONTROLLERS 28 |
|-----------------------------------------------------------------------------------|
| OPTIMIZATION INTO DRAM CONTROLLERS 28                                             |

| 5.0 CONCLUSION             | 28 |
|----------------------------|----|
| 6.0 ADDITIONAL INFORMATION | 29 |

| 6.1 References2        | 9 |
|------------------------|---|
| 6.2 Revision History 3 | 0 |

## int<sub>el</sub>.

### **1.0 INTRODUCTION**

This application note discusses comparisons between the 28F016XD and DRAM memories. It also offers recommendations for determining compatibility between the 28F016XD and DRAM controllers, and provides suggestions for designing DRAM controllers with the 28F016XD in mind. The 28F016XD, an Intel 16-Mbit flash memory component, retains full software backwards-compatibility with the 28F008SA and adds the following features:

- Multiplexed address/address interface with RAS# and CAS# control inputs
- SmartVoltage technology
- 3.3V or 5.0V V<sub>CC</sub> operation

The 28F016XD leverages the existing DRAM controller in system designs and thereby minimizes the glue logic required to interface to flash memory. It is a 16-Mbit device, organized as 1 Mbyte x 16. The 28F016XD has ten row addresses and ten column addresses, multiplexed on inputs  $A_0$ - $A_9$ .

The 28F016XD is fully nonvolatile, giving it significant power and performance advantages over the traditional disk-plus-DRAM alternative. The 28F016XD does not lose data when power is removed from the device. By permanently storing and executing programs from the 28F016XD, the inherently slow disk drive-to-DRAM load delay is eliminated. The 28F016XD also does not require refresh cycles (although the 28F016XD will properly ignore any refresh cycles that are issued to it).

### 2.0 28F016XD COMPARISONS TO DRAM

The following sections discuss specific areas of comparison between the 28F016XD and 16-Mbit (1M x 16) DRAMs in 60 ns and 70 ns speed bins. Please reference the 28F016XD datasheet for a full description of the 28F016XD.

## 2.1 Voltage and Current Specifications

One obvious difference between the 28F016XD and DRAMs is that flash memory specifications reference a  $V_{PP}$  voltage, used with data write and erase operations. All  $V_{PP}$ -related voltage and current specifications are unique to the 28F016XD. Note that the 28F016XD offers the option to connect  $V_{PP}$  either to 12.0V  $\pm$  5% or to 5.0V  $\pm$  10% (which may also be the  $V_{CC}$  operating voltage). The 28F016XD includes  $V_{CC}$  current specifications during data write, erase and erase suspend operations. These operations are unique to flash memory; therefore, these specifications are not found in DRAM datasheets.

The 28F016XD specifies a V<sub>LKO</sub> (lockout) voltage. This specification relates to circuitry within the flash memory that protects it from unwanted data alteration. The V<sub>LKO</sub> specification is not found in DRAM datasheets. The 28F016XD also provides the deep power-down mode, not available on DRAMs. 28F016XD read, standby (CMOS), RAS#-only refresh and CAS#-before-RAS# refresh currents are all lower than those seen with DRAMs.

A comparison between the 28F016XD and representative 16-Mbit DRAMs (valid at the time this application note was written) is shown in Table 1.

## **ADVANCE INFORMATION**

1

| Parameter                                              | DRAM<br>(3.3V) | 28F016XD<br>(3.3V) | DRAM<br>(5.0V) | 28F016XD<br>(5.0V) |  |  |  |  |  |
|--------------------------------------------------------|----------------|--------------------|----------------|--------------------|--|--|--|--|--|
| V <sub>CC</sub> Read Current                           | 90–150 mA      | 70 mA              | 90–160 mA      | 120 mA             |  |  |  |  |  |
| V <sub>CC</sub> Fast Page Mode Read Current            | 80 mA          | 60 mA              | 70–140 mA      | 110 mA             |  |  |  |  |  |
| V <sub>CC</sub> Standby Current (CMOS Inputs)          | 400 µA         | 130 µA             | 300 µA         | 130 µA             |  |  |  |  |  |
| V <sub>CC</sub> Standby Current (TTL Inputs)           | 2 mA           | 4 mA               | 2 mA           | 4 mA               |  |  |  |  |  |
| V <sub>CC</sub> CAS#-before-RAS# Refresh<br>Current    | 90–160 mA      | 55 mA              | 90–150 mA      | 65 mA              |  |  |  |  |  |
| V <sub>CC</sub> RAS#-Only Refresh Current              | 90–150 mA      | 70 mA              | 90–160 mA      | 120 mA             |  |  |  |  |  |
| V <sub>CC</sub> Standby Current<br>(Self Refresh Mode) | 5 mA           | 55 mA              | 5 mA           | 65 mA              |  |  |  |  |  |

### Table 1. 28F016XD Read, Standby and Refresh Currents Compared to 60 ns-70 ns 16-Mbit DRAM

Tables 2 and 3 show added and revised (as compared to 16-Mbit DRAM) 28F016XD DC specifications.

| Sym               | Parameter                                    | Min | Тур | Max | Unit | Test Condition                                                                                                                                                                                                                                                                                      |
|-------------------|----------------------------------------------|-----|-----|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| lcc1              | V <sub>CC</sub> Word Read Current            |     | 50  | 70  | mA   | $\label{eq:Vcc} \begin{array}{l} V_{CC} = V_{CC} \mbox{ Max} \\ RAS\#, CAS\# = V_{IL} \\ RAS\#, CAS\#, Addr. \\ Cycling @ t_{RC} = min \\ I_{OUT} = 0 \mbox{ mA} \\ Inputs = TTL \mbox{ or CMOS} \\ Single \mbox{ Row and Column} \\ Address \mbox{ Valid} \\ throughout \mbox{ Cycle} \end{array}$ |
| I <sub>CC</sub> 2 | V <sub>CC</sub> Standby Current              |     | 1   | 4   | mA   | $V_{CC} = V_{CC}$ Max<br>RAS#, CAS#, RP# = V <sub>IH</sub><br>WP#, 3/5# = V <sub>IL</sub> or V <sub>IH</sub>                                                                                                                                                                                        |
| I <sub>CC</sub> 3 | V <sub>CC</sub> RAS#-Only Refresh<br>Current |     | 50  | 70  | mA   | $V_{CC} = V_{CC} Max$ $CAS# = V_{IH}$ $RAS# = V_{IL}$ $RAS#, Addr. Cycling$ $@ t_{RC} = min$ $Inputs = TTL or CMOS$ Single Row Address Valid<br>throughout Cycle                                                                                                                                    |

Table 2. 28F016XD Added/Revised DC Characteristics

| Sym               | Parameter                                              | Min | Тур | Max      | Unit     | Test Condition                                                                                                                                                                                                   |
|-------------------|--------------------------------------------------------|-----|-----|----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Icc4              | V <sub>CC</sub> Fast Page Mode<br>Word Read Current    |     | 40  | 60       | mA       | $V_{CC} = V_{CC} Max$ $RAS\#, CAS\# = V_{IL}$ $CAS\#, Addr. Cycling$ $@ t_{PC} = min$ $I_{OUT} = 0 mA$ $Inputs = V_{IL} or V_{IH}$ Single Column Address Valid throughout Cycle                                  |
| I <sub>CC</sub> 5 | V <sub>CC</sub> Standby Current                        |     | 70  | 130      | μA       | $V_{CC} = V_{CC} Max$<br>RAS# CAS# RP# = V <sub>CC</sub> ±<br>0.2V<br>WP#, 3/5# = V <sub>CC</sub> ± 0.2V<br>or GND ± 0.2V                                                                                        |
| Icc6              | V <sub>CC</sub> CAS#-before-RAS#<br>Refresh Current    |     | 40  | 55       | mA       | $\label{eq:Vcc} \begin{array}{l} V_{CC} = V_{CC} \mbox{ Max} \\ CAS\#, RAS\# = V_{IL} \\ CAS\#, RAS\#, Addr. \\ Cycling @ t_{RC} = min \\ Inputs = TTL or CMOS \\ Address Static throughou \\ Cycle \end{array}$ |
| I <sub>CC</sub> 7 | V <sub>CC</sub> Standby Current<br>(Self Refresh Mode) |     | 40  | 55       | mA       | $\label{eq:VCC} \begin{array}{l} V_{CC} = V_{CC} \mbox{ Max} \\ RAS\#, CAS\# = V_{IL} \\ I_{OUT} = 0 \mbox{ mA} \\ Inputs = V_{IL} \mbox{ or } V_{IH} \\ Address \mbox{ Static throughou} \\ Cycle \end{array}$  |
| ICCD              | V <sub>CC</sub> Deep Power-Down<br>Current             |     | 2   | 5        | μA       | RP# = GND ± 0.2V                                                                                                                                                                                                 |
| ICCW              | V <sub>CC</sub> Word Write Current                     |     | 8   | 12       | mA       | V <sub>PP</sub> = 12.0V ± 5%<br>Word Write in Progress                                                                                                                                                           |
|                   |                                                        |     | 8   | 17       | mA       | V <sub>PP</sub> = 5.0V ± 10%<br>Word Write in Progress                                                                                                                                                           |
| ICCE              | V <sub>CC</sub> Block Erase Current                    |     | 6   | 12       | mA       | V <sub>PP</sub> = 12.0V ± 5%<br>Block Erase in Progress                                                                                                                                                          |
|                   |                                                        |     | 9   | 17       | mA       | V <sub>PP</sub> = 5.0V ± 10%<br>Block Erase in Progress                                                                                                                                                          |
| ICCES             | V <sub>CC</sub> Erase Suspend<br>Current               |     | 1   | 4        | mA       | RAS#, CAS# = V <sub>IH</sub><br>Block Erase Suspended                                                                                                                                                            |
| I <sub>PPS</sub>  | V <sub>PP</sub> Standby/Read                           |     | ± 1 | ± 10     | μA       | $V_{PP} \leq V_{CC}$                                                                                                                                                                                             |
|                   | VPP Deep Power-Down                                    |     | 0.2 | 200<br>5 | μΑ<br>μΑ | $V_{PP} > V_{CC}$<br>RP# = GND ± 0.2V                                                                                                                                                                            |

| Table 2. | 28F016XD | Added/Revised | DC | Characteristics | (Continued) |
|----------|----------|---------------|----|-----------------|-------------|
|----------|----------|---------------|----|-----------------|-------------|



| Table 2. 28F016XD Ad                                               | Ided/Revised DC Characteristics (Continued) |
|--------------------------------------------------------------------|---------------------------------------------|
| $c_{0} = 3.3V \pm 0.3V$ T $t_{0} = 0^{\circ}C$ to $\pm 70^{\circ}$ |                                             |

| $V_{\rm CC} = 3.3 \text{V}$ | $\pm 0.3$ V, T <sub>A</sub> = 0°C to +70°        |      |      |      |      | 1                                                       |
|-----------------------------|--------------------------------------------------|------|------|------|------|---------------------------------------------------------|
| Sym                         | Parameter                                        | Min  | Тур  | Max  | Unit | Test Condition                                          |
| IPPW                        | VPP Word Write Current                           |      | 10   | 15   | mA   | V <sub>PP</sub> = 12.0V ± 5%<br>Word Write in Progress  |
|                             |                                                  |      | 15   | 25   | mA   | V <sub>PP</sub> = 5.0V ± 10%<br>Word Write in Progress  |
| I <sub>PPE</sub>            | V <sub>PP</sub> Block Erase Current              |      | 4    | 10   | mA   | V <sub>PP</sub> = 12.0V ± 5%<br>Block Erase in Progress |
|                             |                                                  |      | 14   | 20   | mA   | V <sub>PP</sub> = 5.0V ± 10%<br>Block Erase in Progress |
| I <sub>PPES</sub>           | V <sub>PP</sub> Erase Suspend<br>Current         |      | 30   | 50   | μA   | Block Erase Suspended                                   |
| Vpplk                       | V <sub>PP</sub> Erase/Write Lock<br>Voltage      | 0.0  |      | 1.5  | V    |                                                         |
| V <sub>PPH</sub> 1          | V <sub>PP</sub> during Write/Erase<br>Operations | 4.5  | 5.0  | 5.5  | V    |                                                         |
| V <sub>PPH</sub> 2          | V <sub>PP</sub> during Write/Erase<br>Operations | 11.4 | 12.0 | 12.6 | V    |                                                         |
| VLKO                        | V <sub>CC</sub> Erase/Write Lock<br>Voltage      | 2.0  |      |      | V    |                                                         |

Table 3. 28F016XD Added/Revised DC Characteristics

| $V_{CC} = 5.0V \pm 0.5V$ T $_{\star} = 0^{\circ}C$ to $\pm 70^{\circ}C$ |  |
|-------------------------------------------------------------------------|--|
| $V_{CC} = 5.0V + 0.5V$ . $I_A = 0^{\circ}C$ to $+/0^{\circ}C$           |  |

| Sym               | Parameter                                    | Min | Тур | Max | Unit | Test Condition                                                                                                                                                                                                                                                                                      |
|-------------------|----------------------------------------------|-----|-----|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| lcc1              | V <sub>CC</sub> Word Read Current            |     | 90  | 120 | mA   | $\label{eq:Vcc} \begin{array}{l} V_{CC} = V_{CC} \mbox{ Max} \\ RAS\#, CAS\# = V_{IL} \\ RAS\#, CAS\#, Addr. \\ Cycling @ t_{RC} = min \\ l_{OUT} = 0 \mbox{ mA} \\ lnputs = TTL \mbox{ or CMOS} \\ Single \mbox{ Row and Column} \\ Address \mbox{ Valid} \\ throughout \mbox{ Cycle} \end{array}$ |
| I <sub>CC</sub> 2 | V <sub>CC</sub> Standby Current              |     | 2   | 4   | mA   | $V_{CC} = V_{CC} Max$<br>RAS#, CAS#, RP# = V <sub>IH</sub><br>WP#, 3/5# = V <sub>IL</sub> or V <sub>IH</sub>                                                                                                                                                                                        |
| I <sub>CC</sub> 3 | V <sub>CC</sub> RAS#-Only Refresh<br>Current |     | 90  | 120 | mA   | $\label{eq:VCC} \begin{array}{l} V_{CC} = V_{CC} \mbox{ Max} \\ CAS\# = V_{IH} \\ RAS\# = V_{IL} \\ RAS\#, \mbox{ Addr. Cycling @ } t_{RC} \\ = \mbox{min} \\ Inputs = \mbox{TTL or CMOS} \\ Single \mbox{ Row Address Valid} \\ throughout \mbox{ Cycle} \end{array}$                              |

| Sym               | Parameter                                              | Min | Тур | Max  | Unit | Test Condition                                                                                                                                                                                                                                                    |
|-------------------|--------------------------------------------------------|-----|-----|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I <sub>CC</sub> 4 | V <sub>CC</sub> Fast Page Mode<br>Word Read Current    |     | 80  | 110  | mA   | $\label{eq:VCC} \begin{array}{l} V_{CC} = V_{CC} \mbox{ Max} \\ RAS\#, CAS\# = V_{IL} \\ CAS\#, Addr. Cycling @ t_{PC} \\ = min \\ I_{OUT} = 0 \mbox{ mA} \\ Inputs = V_{IL} \mbox{ or } V_{IH} \\ Single \mbox{ Column Address} \\ Valid throughout \end{array}$ |
| I <sub>CC</sub> 5 | V <sub>CC</sub> Standby Current                        |     | 70  | 130  | μA   | Cycle<br>$V_{CC} = V_{CC} Max$ RAS#, CAS#, RP# = V <sub>CC</sub><br>± 0.2V<br>WP#, 3/5# = V <sub>CC</sub> ± 0.2V<br>or GND ± 0.2V                                                                                                                                 |
| I <sub>CC</sub> 6 | V <sub>CC</sub> CAS#-before-RAS#<br>Refresh Current    |     | 50  | 65   | mA   | V <sub>CC</sub> = V <sub>CC</sub> Max<br>CAS#, RAS# = V <sub>IL</sub><br>CAS#, RAS#, Addr.<br>Cycling @ t <sub>RC</sub> = min<br>Inputs = TTL or CMOS<br>Address Static throughout<br>Cycle                                                                       |
| I <sub>CC</sub> 7 | V <sub>CC</sub> Standby Current<br>(Self Refresh Mode) |     | 50  | 65   | mA   | $V_{CC} = V_{CC} Max$<br>RAS#, CAS# = V <sub>IL</sub><br>$I_{OUT} = 0 mA$<br>Inputs = V <sub>IL</sub> or V <sub>IH</sub><br>Address Static throughout<br>Cycle                                                                                                    |
| ICCD              | V <sub>CC</sub> Deep Power-Down<br>Current             |     | 2   | 5    | μA   | RP# = GND ± 0.2V                                                                                                                                                                                                                                                  |
| Iccw              | V <sub>CC</sub> Word Write Current                     |     | 25  | 35   | mA   | V <sub>PP</sub> = 12.0V ± 5%<br>Word Write in Progress                                                                                                                                                                                                            |
|                   |                                                        |     | 25  | 40   | mA   | $V_{PP} = 5.0V \pm 10\%$<br>Word Write in Progress                                                                                                                                                                                                                |
| ICCE              | V <sub>CC</sub> Block Erase Current                    |     | 18  | 25   | mA   | V <sub>PP</sub> = 12.0V ± 5%<br>Block Erase in Progress                                                                                                                                                                                                           |
|                   |                                                        |     | 20  | 30   | mA   | V <sub>PP</sub> = 5.0V ± 10%<br>Block Erase in Progress                                                                                                                                                                                                           |
| ICCES             | V <sub>CC</sub> Erase Suspend<br>Current               |     | 2   | 4    | mA   | RAS#, CAS# = V <sub>IH</sub><br>Block Erase Suspended                                                                                                                                                                                                             |
| I <sub>PPS</sub>  | VPP Standby/Read                                       |     | ± 1 | ± 10 | μA   | $V_{PP} \le V_{CC}$                                                                                                                                                                                                                                               |
|                   | Current                                                |     | 30  | 200  | μA   | $V_{PP} > V_{CC}$                                                                                                                                                                                                                                                 |
| IPPD              | VPP Deep Power-Down<br>Current                         |     | 0.2 | 5    | μA   | $RP# = GND \pm 0.2V$                                                                                                                                                                                                                                              |

| Table 3. | 28F016XD | Added/Revised | DC | Characteristics | (Continued) |
|----------|----------|---------------|----|-----------------|-------------|
|----------|----------|---------------|----|-----------------|-------------|

## **ADVANCE INFORMATION**



| Sym                | Parameter                           | Min  | Тур  | Max  | Unit | Test Condition           |
|--------------------|-------------------------------------|------|------|------|------|--------------------------|
| I <sub>PPW</sub>   | VPP Word Write Current              |      | 7    | 12   | mA   | $V_{PP} = 12.0V \pm 5\%$ |
|                    |                                     |      |      |      |      | word write in Progress   |
|                    |                                     |      | 17   | 22   | mA   | $V_{PP} = 5.0V \pm 10\%$ |
|                    |                                     |      |      |      |      | Word Write in Progress   |
| I <sub>PPE</sub>   | V <sub>PP</sub> Block Erase Current |      | 5    | 10   | mA   | $V_{PP} = 12.0V \pm 5\%$ |
|                    |                                     |      |      |      |      | Block Erase in Progress  |
|                    |                                     |      | 16   | 20   | mA   | $V_{PP} = 5.0V \pm 10\%$ |
|                    |                                     |      |      |      |      | Block Erase in Progress  |
| IPPES              | VPP Erase Suspend                   |      | 30   | 50   | μA   | Block Erase Suspended    |
|                    | Current                             |      |      |      |      |                          |
| V <sub>PPLK</sub>  | VPP Erase/Write Lock                | 0.0  |      | 1.5  | V    |                          |
|                    | Voltage                             |      |      |      |      |                          |
| V <sub>PPH</sub> 1 | VPP during Write/Erase              | 4.5  | 5.0  | 5.5  | V    |                          |
|                    | Operations                          |      |      |      |      |                          |
| V <sub>PPH</sub> 2 | V <sub>PP</sub> during Write/Erase  | 11.4 | 12.0 | 12.6 | V    |                          |
|                    | Operations                          |      |      |      |      |                          |
| Vlko               | V <sub>CC</sub> Erase/Write Lock    | 2.0  |      |      | V    |                          |
|                    | Voltage                             |      |      |      |      |                          |

Table 3. 28F016XD Added/Revised DC Characteristics (Continued)  $V_{CC} = 5.0V + 0.5V$ ,  $T_A = 0^{\circ}C$  to  $+70^{\circ}C$ 

### 2.2 Timing Specifications

28F016XD timing specifications are divided into the following categories in the datasheet:

- Common Parameters
- Read Cycle
- Write Cycle
- Read-Modify-Write Cycle
- Fast Page Mode Cycle (including fast page mode read-modify-write)
- Refresh Cycle (including refresh period)
- Miscellaneous

Many 28F016XD specifications match or improve on those of 60 ns and 70 ns DRAMs. Programming additional DRAM controller wait-states will accommodate most slower 28F016XD specs. In some cases, specifications that have identical values for both reads and writes to DRAM (such as RAS# and CAS# pulse widths and hold times), have been differentiated (separate specs for read and write) on the 28F016XD. This differentiation both accurately reflects 28F016XD functionality and improves the DRAM controller interface to 28F016XD, in some cases.

#### **Common Parameters**

Table 4 compares 28F016XD common parameters to DRAM, with incompatible specifications shaded for emphasis. Areas where the 28F016XD improves upon DRAM specifications are outlined in bold. Notice that the 28F016XD's RAS# precharge time specification is much shorter than that for DRAM, while the 28F016XD's CAS# precharge time specification is slightly longer. Also, the 28F016XD's row address hold time after RAS#, column address hold time after CAS# and CAS#+to-RAS# precharge time are slightly longer than those for DRAM.

| Sym              | Description                        | DRAM<br>(3.3V) | 28F016XD<br>(3.3V) | DRAM<br>(5.0V) | 28F016XD<br>(5.0V) |
|------------------|------------------------------------|----------------|--------------------|----------------|--------------------|
| t <sub>RP</sub>  | RAS# Precharge Time (min)          | 40 ns          | 10 ns              | 40-50 ns       | 10 ns              |
| t <sub>CP</sub>  | CAS# Precharge Time (min)          | 10 ns          | 15 ns              | 10 ns          | 15 ns              |
| t <sub>ASR</sub> | Row Address Set-Up Time (min)      | 0 ns           | 0 ns               | 0 ns           | 0 ns               |
| t <sub>RAH</sub> | Row Address Hold Time (min)        | 10 ns          | 15 ns              | 10 ns          | 15 ns              |
| t <sub>ASC</sub> | Column Address Set-Up Time (min)   | 0 ns           | 0 ns               | 0 ns           | 0 ns               |
| t <sub>CAH</sub> | Column Address Hold Time (min)     | 10–15 ns       | 20 ns              | 10–15 ns       | 20 ns              |
| t <sub>CRP</sub> | CAS# to RAS# Precharge Time (min)  | 5 ns           | 10 ns              | 5 ns           | 10 ns              |
| t <sub>DZO</sub> | OE# Delay Time from Data-In (min)  | 0 ns           | 0 ns               | 0 ns           | 0 ns               |
| t <sub>DZC</sub> | CAS# Delay Time from Data-In (min) | 0 ns           | 0 ns               | 0 ns           | 0 ns               |

#### Table 4. 28F016XD Common Parameters Compared to 60 ns-70 ns 16-Mbit DRAM

#### **Read Cycle Specifications**

28F016XD read cycle specification incompatibilities compared to DRAM can be summarized in the following three points:

- The 28F016XD's access time from column address is longer than that for DRAM
- The 28F016XD's access time from OE# and CAS# active is longer than that for DRAM
- The 28F016XD's data tri-state delay from OE#, RAS# or CAS# inactive is longer than that for DRAM

Table 5 compares 28F016XD read cycle specifications to DRAM, with incompatible specifications shaded for emphasis. Areas where the 28F016XD improves upon DRAM specifications are outlined in bold.

| Sym                 | Description                                      | DRAM<br>(3.3V) | 28F016XD<br>(3.3V) | DRAM<br>(5.0V) | 28F016XD<br>(5.0V) |
|---------------------|--------------------------------------------------|----------------|--------------------|----------------|--------------------|
| t <sub>RC(R)</sub>  | Random Read Cycle Time (min)                     | 110 ns         | 105 ns             | 110–130 ns     | 95 ns              |
| t <sub>RAS(R)</sub> | RAS# Pulse Width (Reads) (min)                   | 70 ns          | 95 ns              | 60–70 ns       | 85 ns              |
| t <sub>CAS(R)</sub> | CAS# Pulse Width (Reads) (min)                   | 15 ns          | 40 ns              | 15–20 ns       | 35 ns              |
| t <sub>RCD(R)</sub> | RAS# to CAS# Delay Time (Reads) (min)            | 15–20 ns       | 15 ns              | 15–20 ns       | 15 ns              |
| t <sub>RSH(R)</sub> | RAS# Hold Time (Reads) (min)                     | 15 ns          | 30 ns              | 15–20 ns       | 30 ns              |
| t <sub>CSH(R)</sub> | CAS# Hold Time (Reads) (min)                     | 70 ns          | 95 ns              | 60–70 ns       | 85 ns              |
| t <sub>RAC</sub>    | Access Time from RAS# (max)                      | 70 ns          | 95 ns              | 60–70 ns       | 85 ns              |
| t <sub>CAC</sub>    | Access Time from CAS# (max)                      | 15 ns          | 40 ns              | 15–20 ns       | 35 ns              |
| t <sub>AA</sub>     | Access Time from Column Address (max)            | 30 ns          | 75 ns              | 30–35 ns       | 65 ns              |
| t <sub>OEA</sub>    | OE# Access Time (max)                            | 13–15 ns       | 40 ns              | 15–20 ns       | 35 ns              |
| t <sub>RCS</sub>    | Read Command Set-Up Time (min)                   | 0 ns           | 5 ns               | 0 ns           | 5 ns               |
| t <sub>RCH</sub>    | Read Command Hold Time Referenced to CAS# (min)  | 0 ns           | 0 ns               | 0 ns           | 0 ns               |
| t <sub>RRH</sub>    | Read Command Hold Time Referenced to RAS# (min)  | 0 ns           | 0 ns               | 0 ns           | 0 ns               |
| t <sub>RAL</sub>    | Column Address to RAS# Lead Time (min)           | 75 ns          | 15 ns              | 30–35 ns       | 15 ns              |
| t <sub>CAL</sub>    | Column Address to CAS# Lead Time (min)           | 30 ns          | 75 ns              | 30–35 ns       | 65 ns              |
| t <sub>CLZ</sub>    | CAS# to Output in Low-Z (min)                    | 0 ns           | 0 ns               | 0 ns           | 0 ns               |
| t <sub>OH</sub>     | Output Data Hold Time (min)                      | 0 ns           | 0 ns               | 0 ns           | 0 ns               |
| t <sub>OHO</sub>    | Output Data Hold Time from OE# (min)             | 0 ns           | 0 ns               | 0 ns           | 0 ns               |
| t <sub>OFF</sub>    | Output Buffer Turn-Off Delay (max)               | 13–15 ns       | 30 ns              | 15 ns          | 30 ns              |
| t <sub>OEZ</sub>    | Output Buffer Turn-Off Delay Time from OE# (max) | 13–15 ns       | 30 ns              | 15–20 ns       | 30 ns              |
| t <sub>CDD</sub>    | CAS# to Data in Delay Time (min)                 | 13–15 ns       | 30 ns              | 15–20 ns       | 30 ns              |

| Table 5   | 28F016XD Read C | vcle S | necifications | Compared to | n 60 ns  | _70 ns | 16-Mhit   |      |
|-----------|-----------------|--------|---------------|-------------|----------|--------|-----------|------|
| i able J. | ZOFUTUND Reau C | yule 3 | pecifications | Compared u  | 2 00 112 | -/0115 | 10-IVIDIL | DRAW |

#### Write Cycle Specifications

Most 28F016XD write cycle specification incompatibilities compared to DRAM can be summarized by the fact that the 28F016XD CAS# active pulse width during writes is longer than the DRAM requirement. The 28F016XD's data hold time and WE# hold time from CAS# are also longer than that specified for 3.3V DRAM. Table 6 compares 28F016XD write cycle specifications to DRAM, with incompatible specifications shaded for emphasis. Areas where the 28F016XD improves upon DRAM specifications are outlined in bold.

#### **Read-Modify-Write Cycle Specifications**

28F016XD read-modify-write cycle specification incompatibilities compared to DRAM are caused by a combination of the read and write cycle incompatibilities described earlier. Read-modify-cycles are commonly used to "flip bits" in DRAM data tables and video memory. Given the flash memory usage model (read mostly, alter data infrequently), read-modify-write cycles to the 28F016XD will not occur in most applications.

Table 7 compares 28F016XD read-modify-write cyclespecificationstoDRAM,withincompatiblespecifications shaded for emphasis.

| Sym                 | Description                                      | DRAM<br>(3.3V) | 28F016XD<br>(3.3V) | DRAM<br>(5.0V) | 28F016XD<br>(5.0V) |
|---------------------|--------------------------------------------------|----------------|--------------------|----------------|--------------------|
| t <sub>RC(W)</sub>  | Random Write Cycle Time (min)                    | 110 ns         | 90 ns              | 110–130 ns     | 75 ns              |
| t <sub>RAS(W)</sub> | RAS# Pulse Width (Writes) (min)                  | 70 ns          | 80 ns              | 60–70 ns       | 65 ns              |
| t <sub>CAS(W)</sub> | CAS# Pulse Width (Writes) (min)                  | 15 ns          | 65 ns              | 15–20 ns       | 50 ns              |
| t <sub>RCD(W)</sub> | RAS# to CAS# Delay Time (Writes) (min)           | 15 ns          | 15 ns              | 15 ns          | 15 ns              |
| t <sub>RSH(W)</sub> | RAS# Hold Time (Writes) (min)                    | 15 ns          | 65 ns              | 15–20 ns       | 50 ns              |
| t <sub>CSH(W)</sub> | CAS# Hold Time (Writes) (min)                    | 70 ns          | 80 ns              | 60–70 ns       | 65 ns              |
| t <sub>WCS</sub>    | Write Command Set-Up Time (min)                  | 0 ns           | 0 ns               | 0 ns           | 0 ns               |
| t <sub>WCH</sub>    | Write Command Hold Time (min)                    | 8–10 ns        | 15 ns              | 10–15 ns       | 15 ns              |
| t <sub>WCR</sub>    | Write Command Hold Time Referenced to RAS# (min) | 30–55 ns       | 30 ns              | 45 ns          | 30 ns              |
| t <sub>WP</sub>     | Write Command Pulse Width (min)                  | 15 ns          | 15 ns              | 15 ns          | 15 ns              |
| t <sub>RWL</sub>    | Write Command to RAS# Lead Time (min)            | 15–20 ns       | 65 ns              | 15–20 ns       | 50 ns              |
| t <sub>CWL</sub>    | Write Command to CAS# Lead Time (min)            | 15 ns          | 65 ns              | 15–20 ns       | 50 ns              |
| t <sub>DS</sub>     | Data-In Set-Up Time (min)                        | 0 ns           | 0 ns               | 0 ns           | 0 ns               |
| t <sub>DH</sub>     | Data-In Hold Time (min)                          | 10 ns          | 15 ns              | 10–15 ns       | 15 ns              |

Table 6. 28F016XD Write Cycle Specifications Compared to 60 ns–70 ns 16-Mbit DRAM

| Table 7. 28F016XD Read-Modify-Write Cycle Specifications Compared to 60 ns–70 ns 16- | Mbit |
|--------------------------------------------------------------------------------------|------|
|--------------------------------------------------------------------------------------|------|

| Sym              | Description                      | DRAM<br>(3.3V) | 28F016XD<br>(3.3V) | DRAM<br>(5.0V) | 28F016XD<br>(5.0V) |
|------------------|----------------------------------|----------------|--------------------|----------------|--------------------|
| t <sub>RWC</sub> | Read-Modify-Write Cycle Time     | 155–160 ns     | 200 ns             | 150–185 ns     | 175 ns             |
| t <sub>CWD</sub> | CAS# to WE# Delay Time           | 38–40 ns       | 70 ns              | 35–50 ns       | 65 ns              |
| t <sub>AWD</sub> | Column Address to WE# Delay Time | 53–55 ns       | 105 ns             | 50–65 ns       | 100 ns             |
| t <sub>OEH</sub> | OE# Command Hold Time            | 0–15 ns        | 15 ns              | 15–20 ns       | 15 ns              |



#### Fast Page Mode Cycle Specifications

28F016XD fast page mode cycle specification incompatibilities compared to DRAM have the same root causes as the read and write cycle incompatibilities described earlier. Fast page mode read-modify-write cycles to the 28F016XD will not occur in the majority of applications.

Table 8 compares 28F016XD fast page mode cycle specifications to DRAM, with incompatible specifications shaded for emphasis. Areas where the 28F016XD improves upon DRAM specifications are outlined in bold.

#### **Refresh Cycle Specifications**

Flash memory does not require refresh to retain stored data contents. However, by interfacing to a DRAM controller, it may automatically receive the same refresh cycles that DRAM receives. The 28F016XD supports all common refresh cycles; CAS#-before-RAS#, RAS#-only, hidden and self-refresh. In these modes, it will either drive or float the data bus just as a DRAM would. Refresh cycles have no other effect on 28F016XD stored data.

Table 9 compares 28F016XD refresh cycle specifications to DRAM, with incompatible specifications shaded for emphasis. Areas where the 28F016XD improves upon DRAM specifications are outlined in bold.

| Sym                  | Description                                       | DRAM<br>(3.3V) | 28F016XD<br>(3.3V) | DRAM<br>(5.0V) | 28F016XD<br>(5.0V) |
|----------------------|---------------------------------------------------|----------------|--------------------|----------------|--------------------|
| t <sub>PC(R)</sub>   | Fast Page Mode Cycle Time (Reads) (min)           | 35–45 ns       | 75 ns              | 35–45 ns       | 65 ns              |
| t <sub>PC(W)</sub>   | Fast Page Mode Cycle Time (Writes) (min)          | 35–45 ns       | 80 ns              | 35–45 ns       | 65 ns              |
| t <sub>RASP(R)</sub> | RAS# Pulse Width (Reads) (min)                    | 60–70 ns       | 95 ns              | 60 ns          | 85 ns              |
| t <sub>RASP(W)</sub> | RAS# Pulse Width (Writes) (min)                   | 60–70 ns       | 80 ns              | 60 ns          | 65 ns              |
| t <sub>CPA</sub>     | Access Time from CAS# Precharge (max)             | 35–40 ns       | 85 ns              | 35–40 ns       | 70 ns              |
| t <sub>CPW</sub>     | WE# Delay Time from CAS# Precharge (min)          | 10 ns          | 0 ns               | 10 ns          | 0 ns               |
| t <sub>CPRH(R)</sub> | RAS# Hold Time from CAS# Precharge (reads) (min)  | 35 ns          | 75 ns              | 35–45 ns       | 65 ns              |
| t <sub>CPRH(W)</sub> | RAS# Hold Time from CAS# Precharge (writes) (min) | 35 ns          | 80 ns              | 35–45 ns       | 65 ns              |
| t <sub>PRWC</sub>    | Fast Page Mode Read-Modify-Write Cycle Time (min) | 85 ns          | 170 ns             | 85–100<br>ns   | 145 ns             |

Table 8. 28F016XD Fast Page Mode Cycle Specifications Compared to 60 ns-70 ns 16-Mbit DRAM

| Sym               | Description                                          | DRAM<br>(3.3V) | 28F016XD<br>(3.3V) | DRAM<br>(5.0V) | 28F016XD<br>(5.0V) |
|-------------------|------------------------------------------------------|----------------|--------------------|----------------|--------------------|
| t <sub>CSR</sub>  | CAS# Set-Up Time (CAS#-before-RAS#<br>Refresh) (min) | 5 ns           | 10 ns              | 10 ns          | 10 ns              |
| t <sub>CHR</sub>  | CAS# Hold Time (CAS#-before-RAS#<br>Refresh) (min)   | 10–15 ns       | 10 ns              | 10–20 ns       | 10 ns              |
| t <sub>WRP</sub>  | WE# Set-Up Time (CAS#-before-RAS#<br>Refresh) (min)  | 10 ns          | 10 ns              | 10 ns          | 10 ns              |
| t <sub>WRH</sub>  | WE# Hold Time (CAS#-before-RAS# Refresh)<br>(min)    | 15 ns          | 10 ns              | 10–15 ns       | 10 ns              |
| t <sub>RPC</sub>  | RAS# Precharge to CAS# Hold Time (min)               | 5 ns           | 10 ns              | 0–10 ns        | 10 ns              |
| t <sub>RASS</sub> | RAS# Pulse Width (Self-Refresh Mode) (min)           | 100 µs         | 0 ns               | 100 µs         | 0 ns               |
| t <sub>RPS</sub>  | RAS# Precharge Time (Self-Refresh Mode)<br>(min)     | 40 ns          | 10 ns              | 40–50 ns       | 10 ns              |
| t <sub>CPN</sub>  | CAS# Precharge Time (Self-Refresh Mode)<br>(min)     | 10 ns          | 10 ns              | 10 ns          | 10 ns              |
| t <sub>CHS</sub>  | CAS# Hold Time (Self-Refresh Mode) (min)             | 600 ns         | 0 ns               | 600 ns         | 0 ns               |
| t <sub>REF</sub>  | Refresh Period (max)                                 | 16 ms          | ~                  | 16 ms          | ~                  |

#### Table 9. 28F016XD Refresh Cycle Specifications Compared to 60 ns-70 ns 16-Mbit DRAM

#### **Miscellaneous Specifications**

The 28F016XD documentation contains timing specifications not found in DRAM datasheets. These timings relate to the 28F016XD's additional control

inputs/outputs and voltages (3/5#, WP#, RP#, RY/BY#, V<sub>PP</sub>) as well as minimum data write and erase durations. Tables 10 and 11 show these additional specifications, at 3.3V V<sub>CC</sub> and 5.0V V<sub>CC</sub> respectively.

### Table 10. 28F016XD Added/Revised AC Timings

| Versions                                                                    |     | =016XD - | - 95 |
|-----------------------------------------------------------------------------|-----|----------|------|
| Parameter                                                                   | Min | Max      | Unit |
| RP# High to RAS# Going Low                                                  | 480 |          | ns   |
| RP# Set-Up to WE# Going Low                                                 | 480 |          | ns   |
| V <sub>PP</sub> Set-Up to CAS# High at End of Write Cycle                   | 100 |          | ns   |
| CAS# High to RY/BY# Going Low                                               |     | 100      | ns   |
| RP# Hold from Valid Status Register Data and RY/BY# High                    | 0   |          | ns   |
| V <sub>PP</sub> Hold from Valid Status Register Data and RY/BY# High        | 0   |          | ns   |
| RP# Low to 3/5# High (t <sub>PLYH</sub> )                                   | 0   |          | μs   |
| 3/5# High to RP# High (t <sub>YHPH</sub> )                                  | 2   |          | μs   |
| RP# Low to V <sub>CC</sub> at 3.0V (min) or 3.6V (max) (t <sub>PL3V</sub> ) | 0   |          | μs   |



Table 10. 28F016XD Added/Revised AC Timings (Continued)

 $V_{CC} = 3.3V \pm 0.3V$ ,  $V_{PP} = 5.0V \pm 0.5V$ ,  $T_A = 0^{\circ}C$  to  $+70^{\circ}C$ 

| Sym                 | Parameter                          | Min | Тур | Max | Units |
|---------------------|------------------------------------|-----|-----|-----|-------|
| t <sub>WHRH</sub> 1 | Word Write Time                    | TBD | 35  | TBD | μs    |
| t <sub>WHRH</sub> 3 | Block Write Time                   | TBD | 1.2 | TBD | sec   |
|                     | Block Erase Time                   | TBD | 1.4 | TBD | sec   |
|                     | Erase Suspend Latency Time to Read | 1.0 | 12  | 75  | μs    |

 $V_{CC}$  = 3.3V  $\pm$  0.3V,  $V_{PP}$  = 12.0V  $\pm$  0.6V,  $T_A$  = 0°C to +70°C

| Sym                 | Parameter                          | Min | Тур | Max | Units |
|---------------------|------------------------------------|-----|-----|-----|-------|
| t <sub>WHRH</sub> 1 | Word Write Time                    | 5   | 9   | TBD | μs    |
| t <sub>WHRH</sub> 3 | Block Write Time                   | TBD | 0.3 | 1.0 | sec   |
|                     | Block Erase Time                   | 0.3 | 0.8 | 10  | sec   |
|                     | Erase Suspend Latency Time to Read | 1.0 | 9   | 55  | μs    |

| Table 11. | 28F016XD | Added/Revised Ad | C Timings |
|-----------|----------|------------------|-----------|
|-----------|----------|------------------|-----------|

| $V_{CC} = 5.0V \pm 0.5V$ , $T_A = 0^{\circ}C$ to $+70^{\circ}C$      |                   |     |      |
|----------------------------------------------------------------------|-------------------|-----|------|
| Versions                                                             | 28F016XD - 85     |     |      |
| Parameter                                                            | Parameter Min Max |     | Unit |
| RP# High to RAS# Going Low                                           | 300               |     | ns   |
| RP# Set-Up to WE# Going Low                                          | 300               |     | ns   |
| V <sub>PP</sub> Set-Up to CAS# High at End of Write Cycle            | 100               |     | ns   |
| CAS# High to RY/BY# Going Low                                        |                   | 100 | ns   |
| RP# Hold from Valid Status Register Data and RY/BY# High             | 0                 |     | ns   |
| V <sub>PP</sub> Hold from Valid Status Register Data and RY/BY# High | 0                 |     | ns   |
| RP# Low to 3/5# Low (t <sub>PLYL</sub> )                             | 0                 |     | μs   |
| 3/5# Low to RP# High (t <sub>YLPH</sub> )                            | 2                 |     | μs   |
| RP# Low to V <sub>CC</sub> at 4.5V (min) (t <sub>PL5V</sub> )        | 0                 |     | μs   |

Table 11. 28F016XD Added/Revised AC Timings (Continued)

 $V_{CC} = 5.0V \pm 0.5V$ ,  $V_{PP} = 5.0V \pm 0.5V$ ,  $T_A = 0^{\circ}C$  to  $+70^{\circ}C$ 

| Sym                 | Parameter                          | Min | Тур  | Max | Units |
|---------------------|------------------------------------|-----|------|-----|-------|
| t <sub>WHRH</sub> 1 | Word Write Time                    | TBD | 25   | TBD | μs    |
| t <sub>WHRH</sub> 3 | Block Write Time                   | TBD | 0.85 | TBD | sec   |
|                     | Block Erase Time                   | TBD | 1.0  | TBD | sec   |
|                     | Erase Suspend Latency Time to Read | 1.0 | 9    | 55  | μs    |

 $V_{CC}$  = 5.0V  $\pm$  0.5V,  $V_{PP}$  = 12.0V  $\pm$  0.6V,  $T_A$  = 0°C to +70°C

| Sym                 | Parameter                          | Min | Тур | Max | Units |
|---------------------|------------------------------------|-----|-----|-----|-------|
| t <sub>WHRH</sub> 1 | Word Write Time                    | 4.5 | 6   | TBD | μs    |
| t <sub>WHRH</sub> 3 | Block Write Time                   | TBD | 0.2 | 1.0 | sec   |
|                     | Block Erase Time                   | 0.3 | 0.6 | 10  | sec   |
|                     | Erase Suspend Latency Time to Read | 1.0 | 7   | 40  | μs    |

### 2.3 Package and Pinout

Although the 28F016XD includes all necessary inputs and outputs for interfacing to DRAM controllers, its pinout and package do not match those of DRAMs but instead evolve from other 16-Mbit Intel flash memories. The 28F016XD uses a 56-lead TSOP package, with pinout shown in Figure 1 and package dimensions shown in Figure 2.

Comparable 1M x 16 (16-Mbit) DRAMs use two packages, a 42-lead SOJ and 44-lead TSOP. Examples of these DRAM pinouts are shown in Figures 3 and 4.

Table 12 summarizes pinout comparisons between the 28F016XD in 56-lead TSOP and various DRAM package options.

If compatibility between the 28F016XD and DRAM "footprints" is desired, 28F016XD flash memories can be placed on DRAM-compatible SIMMs. Please see the Additional Information section of this application note for documentation that covers this topic in more detail.





Figure 1. 28F016XD 56-Lead TSOP Type I Pinout Configuration



Figure 2. 28F016XD 56-Lead TSOP Type I Package Dimensions

|                | Family: Thin Small Out-Line Package |         |         |       |  |  |  |
|----------------|-------------------------------------|---------|---------|-------|--|--|--|
| Symbol         |                                     | Milli   | meters  |       |  |  |  |
|                | Minimum                             | Nominal | Maximum | Notes |  |  |  |
| A              |                                     |         | 1.20    |       |  |  |  |
| A <sub>1</sub> | 0.050                               |         |         |       |  |  |  |
| A <sub>2</sub> | 0.965                               | 0.995   | 1.025   |       |  |  |  |
| b              | 0.100                               | 0.150   | 0.200   |       |  |  |  |
| с              | 0.115                               | 0.125   | 0.135   |       |  |  |  |
| D <sub>1</sub> | 18.20                               | 18.40   | 18.60   |       |  |  |  |
| E              | 13.80                               | 14.00   | 14.20   |       |  |  |  |
| е              |                                     | 0.50    |         |       |  |  |  |
| D              | 19.80                               | 20.00   | 20.20   |       |  |  |  |
| L              | 0.500                               | 0.600   | 0.700   |       |  |  |  |
| Ν              |                                     | 56      |         |       |  |  |  |
| Ø              | 0°                                  | 3°      | 5°      |       |  |  |  |
| Y              |                                     |         | 0.100   |       |  |  |  |
| Z              | 0.150                               | 0.250   | 0.350   |       |  |  |  |

## int<sub>el</sub>®



Figure 3. 16-Mbit DRAM 42-Lead SOJ Pinout Configuration





| Pin Name         | 42-Lead SOJ DRAM<br>Pin Number | 44-Lead TSOP DRAM<br>Pin Number | 56-Lead TSOP<br>28F016XD Pin Number |
|------------------|--------------------------------|---------------------------------|-------------------------------------|
| V <sub>CC</sub>  | 1, 6, 21                       | 1, 6, 22                        | 9,31,37,43                          |
| V <sub>PP</sub>  | _                              | _                               | 15                                  |
| GND              | 22, 37, 42                     | 23, 39, 44                      | 2, 14, 21, 42, 48                   |
| DQ <sub>0</sub>  | 2                              | 2                               | 33                                  |
| DQ <sub>1</sub>  | 3                              | 3                               | 35                                  |
| $DQ_2$           | 4                              | 4                               | 38                                  |
| $DQ_3$           | 5                              | 5                               | 40                                  |
| $DQ_4$           | 7                              | 7                               | 44                                  |
| $DQ_5$           | 8                              | 8                               | 46                                  |
| $DQ_6$           | 9                              | 9                               | 49                                  |
| DQ <sub>7</sub>  | 10                             | 10                              | 51                                  |
| DQ <sub>8</sub>  | 33                             | 35                              | 34                                  |
| DQ <sub>9</sub>  | 34                             | 36                              | 36                                  |
| DQ <sub>10</sub> | 35                             | 37                              | 39                                  |
| DQ <sub>11</sub> | 36                             | 38                              | 41                                  |
| DQ <sub>12</sub> | 38                             | 40                              | 45                                  |
| DQ <sub>13</sub> | 39                             | 41                              | 47                                  |
| DQ <sub>14</sub> | 40                             | 42                              | 50                                  |
| DQ <sub>15</sub> | 41                             | 43                              | 52                                  |
| A <sub>0</sub>   | 17                             | 18                              | 28                                  |
| A <sub>1</sub>   | 18                             | 19                              | 27                                  |
| A <sub>2</sub>   | 19                             | 20                              | 26                                  |
| A <sub>3</sub>   | 20                             | 21                              | 25                                  |
| A <sub>4</sub>   | 23                             | 24                              | 24                                  |
| A <sub>5</sub>   | 24                             | 25                              | 8                                   |
| A <sub>6</sub>   | 25                             | 26                              | 7                                   |
| A <sub>7</sub>   | 26                             | 27                              | 6                                   |
| A <sub>8</sub>   | 27                             | 28                              | 5                                   |
| A <sub>9</sub>   | 28                             | 29                              | 4                                   |
| WE#              | 13                             | 14                              | 55                                  |

### Table 12. 28F016XD Pinout Compared to 16-Mbit DRAM

| Pin Name | 42-Lead SOJ DRAM<br>Pin Number | 44-Lead TSOP DRAM<br>Pin Number | 56-Lead TSOP<br>28F016XD Pin Number              |
|----------|--------------------------------|---------------------------------|--------------------------------------------------|
| OE#      | 29                             | 30                              | 54                                               |
| RAS#     | 14                             | 15                              | 10                                               |
| CAS#     | —                              | —                               | 11                                               |
| CASL#    | 31                             | 32                              | _                                                |
| CASH#    | 30                             | 31                              |                                                  |
| RP#      | —                              | —                               | 16                                               |
| RY/BY#   | —                              | —                               | 53                                               |
| WP#      | _                              | —                               | 55                                               |
| 3/5#     | —                              | —                               | 1                                                |
| NC       | 11, 12, 15, 16, 32             | 11, 12, 13, 33, 34              | 3, 12, 13, 17, 18, 19, 20,<br>22, 23, 29, 30, 32 |

#### Table 12. 28F016XD Pinout Compared to 16-Mbit DRAM (Continued)

#### 2.4 Capacitance

28F016XD input/output capacitance specifications compared to 16-Mbit DRAMs are shown in Table 13.

### 3.0 28F016XD INTERFACING TO DRAM CONTROLLERS

Section 2.0 identified areas of compatibility and incompatibility between the 28F016XD and DRAMs. This section, on the other hand, discusses how to determine the 28F016XD's ability to interface with an already-designed DRAM controller. Section 3.0 is divided into three topics:

- Configurable Specification Interfacing
- Non-Configurable Specification Interfacing
- Additional 28F016XD Interface Hardware

Figure 5 shows an example interface between the 28F016XD and system CPU via a standard DRAM controller. This interface diagram will be used in the example calculations to follow. The DRAM controller provides no RD# output, so the 28F016XD's OE# input is grounded. CAS# low in conjunction with active WR# is decoded as a write, overriding OE#. Parity is disabled within the DRAM controller (at least for the banks in which the 28F016XD resides).

Note that data buffering is done by the DRAM controller itself. In designs that do not provide this capability or in very high chip count arrays, transceivers can be used to minimize CPU local bus or DRAM bus loading by the DRAM/28F016XD memory subsystem. When determining the need for isolation transceivers, keep in mind that the 28F016XD input and output capacitance are higher than those for comparable DRAM (as explained in Section 2.4).

| Symbol            | Description                             | DRAM<br>(3.3V) | 28F016XD<br>(3.3V) | DRAM<br>(5.0V) | 28F016XD<br>(5.0V) |
|-------------------|-----------------------------------------|----------------|--------------------|----------------|--------------------|
| C <sub>IN</sub>   | Capacitance Looking into an Address Pin | 5 pF           | 8 pF               | 5-6 pF         | 8 pF               |
| C <sub>CTRL</sub> | Capacitance Looking into a Control Pin  | 7 pF           | 8 pF               | 7 pF           | 8 pF               |
| C <sub>OUT</sub>  | Capacitance Looking into an Output Pin  | 7 pF           | 12 pF              | 7-10 pF        | 12 pF              |

#### Table 13. 28F016XD Capacitance Specifications Compared to 16-Mbit DRAM



Figure 5. Example DRAM Controller Interface to the 28F016XD

Please reference Figures 6 and 7 for example DRAM controller waveforms, which will also be used in calculations to follow. These diagrams show timings for a 1x-clock driven (i.e., 25 or 33 MHz) system. For a 2x-clock driven (i.e., 50 or 66 MHz) DRAM controller waveform, the main difference is in the clock period shown; CLK is halved within the DRAM controller to generate its signals. The X-Y-Y format shows how many 1x or 2x clock cycles are used for the first data access (including RAS# transitions) and subsequent accesses (toggling CAS# in fast page mode).

The examples assume that both minimum and maximum delays after CLK edges are provided for RAS#, CAS# and addresses. If minimum delays are not given in DRAM controller documentation, contact the vendor for more information. Alternatively, a 0 ns delay can be assumed, although this may impact interface to the 28F016XD.

X-Y-Y-Y wait-state formats are often shown in conjunction with a clock frequency (i.e., 4-2-2-2 at 33 MHz) in DRAM controller datasheets. This does not

## **ADVANCE INFORMATION**

mean that this wait-state setting is unique to the CLK shown; wait-state settings are frequency-independent from the DRAM controller point of view. The wait-state format/clock frequency combination simply indicates a standard DRAM speed bin setting (i.e., 60 or 70 ns DRAM). For DRAM controllers with minimal flexibility in wait-state configuration, the 28F016XD may still be interface-compatible, albeit at a slower frequency.

The following sections will make the assumptions listed below:

- The DRAM controller will not generate read-modifywrite cycles to the 28F016XD.
- Only areas in which 28F016XD specifications exceed those for DRAM will be discussed. Compatibility is assumed when 28F016XD specifications match or improve upon DRAM specifications.
- Signal transition times (rise and fall) will not be included in example calculations.





Figure 6. 4-2-2-2 Fast Page Mode DRAM Controller Sequence





#### 3.1 Configurable Specification Interfacing

Many 28F016XD specification incompatibilities (with respect to DRAM) can be resolved by programming the DRAM controller for additional wait-states. Most DRAM controllers have a programmable CAS# low time (and some can be programmed with different settings for reads and writes). Additionally, some DRAM controllers also allow the RAS#-to-CAS# delay to be programmed.

### t<sub>CAC</sub>

This specification gives the timing delay from CAS# active to valid data during memory reads. When calculating the required  $t_{CAC}$  setting needed to interface the 28F016XD to the system CPU, include not only the raw memory access time but also the propagation delay of the DRAM controller buffers or transceiver logic, and the data set-up time to CLK of the CPU.

The example shows that at 33 MHz, a 5-3-3-3 DRAM controller setting will accommodate the 28F016XD  $t_{CAC}$  access time, buffer/transceiver propagation delay and CPU set-up time requirements.

Both of these settings automatically extend the RAS# low time.

Focus on the following specifications when determining proper DRAM controller configuration for the 28F016XD. With the exception of specifications discussed in Section 3.2, all other specification incompatibilities between the 28F016XD and DRAM will be satisfied if these four requirements are met:

Example:  $t_4 = 5 \text{ ns (max)}$   $t_{CLK} = 30 \text{ ns (33 MHz CLK)}$   $t_{PROP} = 8 \text{ ns (max)}$   $t_{SETUP} = 2 \text{ ns (min)}$  $t_{CAC}$  (required) = ( $t_{CLK} - t_4$ ) -  $t_{PROP}$  -  $t_{SETUP}$  + (waitstates)

| DRAM Controller              | DRAM Controller              | 28F016XD t <sub>CAC</sub> | 28F016XD t <sub>CAC</sub> |
|------------------------------|------------------------------|---------------------------|---------------------------|
| t <sub>CAC</sub> Requirement | t <sub>CAC</sub> Requirement | Specification             | Specification             |
| (4-2-2-2)                    | (5-3-3-3)                    | (5.0V V <sub>CC</sub> )   | (3.3V V <sub>CC</sub> )   |
| 15 ns                        | 45 ns                        | 35 ns                     | 40 ns                     |

#### t<sub>AA</sub>

This specification gives the timing delay from column address stable to valid data during memory reads. The 28F016XD is an enhanced fast page mode memory; a read access begins when column address is stable versus waiting to begin until CAS# transitions low. DRAM controllers that can provide a stable address in advance of CAS#'s active transition will interface to the 28F016XD with minimal additional wait-states.

The example shows that at 33 MHz, a 5-3-3-3 DRAM controller setting will accommodate the 28F016XD  $t_{AA}$  access time, buffer/transceiver propagation delay and CPU set-up time requirements.

$$\begin{split} & \textit{Example:} \\ & t_3 = 5 \text{ ns (max)} \\ & t_{CLK} = 30 \text{ ns (33 MHz CLK)} \\ & t_{PROP} = 8 \text{ ns (max)} \\ & t_{SETUP} = 2 \text{ ns (min)} \\ & t_{AA} (required) = (t_{CLK} + t_{CLK} - t_3) - t_{PROP} - t_{SETUP} + (waitstates) \end{split}$$

| DRAM Controller t <sub>AA</sub> | DRAM Controller t <sub>AA</sub> | 28F016XD t <sub>AA</sub> | 28F016XD t <sub>AA</sub> |
|---------------------------------|---------------------------------|--------------------------|--------------------------|
| Requirement                     | Requirement                     | Specification            | Specification            |
| (4-2-2-2)                       | (5-3-3-3)                       | (5.0V V <sub>CC</sub> )  | (3.3V V <sub>CC</sub> )  |
| 45 ns                           | 75 ns                           | 65 ns                    |                          |



#### t<sub>RAC</sub>

This specification gives the timing delay from RAS# active to valid data during memory reads.

The example shows that at 33 MHz, a 5-3-3-3 DRAM controller setting will accommodate the 28F016XD  $t_{RAC}$  access time, buffer/transceiver propagation delay and CPU set-up time requirements.

$$\begin{split} &\textit{Example:} \\ t_2 = 5 \text{ ns (max)} \\ t_{CLK} = 30 \text{ ns (33 MHz CLK)} \\ t_{PROP} = 8 \text{ ns (max)} \\ t_{SETUP} = 2 \text{ ns (min)} \\ t_{RAC} (required) = (t_{CLK} + t_{CLK} + t_{CLK} - t_2) - t_{PROP} - t_{SETUP} \\ + (wait-) \end{split}$$

| DRAM Controller              | DRAM Controller              | 28F016XD t <sub>RAC</sub> | 28F016XD t <sub>RAC</sub> |
|------------------------------|------------------------------|---------------------------|---------------------------|
| t <sub>RAC</sub> Requirement | t <sub>RAC</sub> Requirement | Specification             | Specification             |
| (4-2-2-2)                    | (5-3-3-3)                    | (5.0V V <sub>CC</sub> )   | (3.3V V <sub>CC</sub> )   |
| 75 ns                        | 105 ns                       | 85 ns                     | 95 ns                     |

### t<sub>CAS(W)</sub>

This specification defines the minimum CAS#-active time required to successfully write a command to the 28F016XD.

The example shows that at 33 MHz, a 5-3-3-3 DRAM controller setting will accommodate the 28F016XD  $t_{CAS(W)}$  time at 5.0V  $V_{CC}$ , but that a 6-4-4-4 setting or lower CLK frequency will be required at 3.3V  $V_{CC}$ .

Example:  $t_4 = 5 \text{ ns (max)}$   $t_5 = 2 \text{ ns (min)}$   $t_{CLK} = 30 \text{ ns (33 MHz CLK)}$  $t_{CAS(W)}$  (required) = ( $t_{CLK} + t_5 - t_4$ ) + (wait-states)

| DRAM Controller                 | DRAM Controller                 | 28F016XD t <sub>CAS(W)</sub> | 28F016XD t <sub>CAS(W)</sub> |
|---------------------------------|---------------------------------|------------------------------|------------------------------|
| t <sub>CAS(W)</sub> Requirement | t <sub>CAS(W)</sub> Requirement | Specification                | Specification                |
| (4-2-2-2)                       | (5-3-3-3)                       | (5.0V V <sub>CC</sub> )      | (3.3V V <sub>CC</sub> )      |
| 27 ns                           | 57 ns                           | 50 ns                        | 65 ns                        |

#### 3.2 Non-Configurable Specification Interfacing

Some 28F016XD specification incompatibilities (with respect to DRAM) cannot be resolved by configuring DRAM controller wait-states. Determining DRAM controller compatibility with these specifications is crucial for ensuring the ability to interface to the 28F016XD.

#### t<sub>CAH</sub>

This specification describes the minimum column address hold after CAS# active transitions.

In this example, the 28F016XD successfully interfaces to the DRAM controller.

Focus on the following non-configurable specifications when determining proper DRAM controller configuration for 28F016XD. In combination with the configurable specifications discussed in Section 3.1, all other specification incompatibilities between the 28F016XD and DRAM will be satisfied if these requirements are met:

Example:  $t_4 = 5 \text{ ns (max)}$   $t_8 = 2 \text{ ns (min)}$   $t_{\text{CLK}} = 30 \text{ ns (33 MHz CLK)}$  $t_{\text{CAH}}$  (required) =  $t_{\text{CLK}} + t_8 - t_4$ 

| DRAM Controller t <sub>CAH</sub> | 28F016XD t <sub>CAH</sub> Specification | 28F016XD t <sub>CAH</sub> Specification |
|----------------------------------|-----------------------------------------|-----------------------------------------|
| Requirement                      | (5.0V V <sub>CC</sub> )                 | (3.3V V <sub>CC</sub> )                 |
| 27 ns                            | 20 ns                                   |                                         |

#### t<sub>CP</sub>

This specification describes the minimum CAS#-high (inactive) time requirement between consecutive accesses to the 28F016XD.

Example:  $t_4 = 2 \text{ ns (min)}$   $t_5 = 5 \text{ ns (max)}$   $t_{CLK} = 30 \text{ ns (33 MHz CLK)}$  $t_{CP} (required) = t_{CLK} + t_4 - t_5$ 

In this example, the 28F016XD successfully interfaces to the DRAM controller.

| DRAM Controller t <sub>CP</sub> | 28F016XD t <sub>CP</sub> Specification | 28F016XD t <sub>CP</sub> Specification |
|---------------------------------|----------------------------------------|----------------------------------------|
| Requirement                     | (5.0V V <sub>CC</sub> )                | (3.3V V <sub>CC</sub> )                |
| 27 ns                           | 15 ns                                  | 15 ns                                  |

#### t<sub>CRP</sub>

This specification describes the minimum CAS#-high (inactive) to RAS#-low (active) precharge time requirement between consecutive accesses to the 28F016XD.

Example:  $t_2 = 2 \text{ ns (min)}$   $t_5 = 5 \text{ ns (max)}$   $t_{CLK} = 30 \text{ ns (33 MHz CLK)}$  $t_{CRP} (required) = t_{CLK} + t_2 - t_5$ 

In this example, the 28F016XD successfully interfaces to the DRAM controller.

| DRAM Controller t <sub>CRP</sub> | 28F016XD t <sub>CRP</sub> Specification | 28F016XD t <sub>CRP</sub> Specification |
|----------------------------------|-----------------------------------------|-----------------------------------------|
| Requirement                      | (5.0V V <sub>CC</sub> )                 | (3.3V V <sub>CC</sub> )                 |
| 27 ns                            | 10 ns                                   |                                         |



#### t<sub>RAH</sub>

This specification describes the minimum row address hold after RAS# active transitions.

Example:  $t_2 = 5 \text{ ns (max)}$   $t_3 = 2 \text{ ns (min)}$   $t_{CLK} = 30 \text{ ns (33 MHz CLK)}$  $t_{RAH}$  (required) =  $t_{CLK} + t_3 - t_2$ 

In this example, the 28F016XD successfully interfaces to the DRAM controller.

| DRAM Controller t <sub>RAH</sub> | 28F016XD t <sub>RAH</sub> Specification | 28F016XD t <sub>RAH</sub> Specification |
|----------------------------------|-----------------------------------------|-----------------------------------------|
| Requirement                      | (5.0V V <sub>CC</sub> )                 | (3.3V V <sub>CC</sub> )                 |
| 27 ns                            | 15 ns                                   | 15 ns                                   |

#### t<sub>WCH</sub>

This specification defines the minimum WE# hold time after CAS# active transitions. The vast majority of DRAM controllers will hold WE# active throughout the CAS#-low interval, automatically satisfying  $t_{WCH}$ . For those that do not, the example below shows how to calculate the timing relationship between CAS# and WE#. When determining specification  $t_6$ , ensure that it is being specified from the same CLK edge as  $t_4$ , or add appropriate  $t_{CLK}$  periods to adjust  $t_6$  appropriately. Example:  $t_4 = 5 \text{ ns (max)}$   $t_6 = 20 \text{ ns (min)}$   $t_{CLK} = 30 \text{ ns (33 MHz CLK)}$  $t_{WCH} (required) = t_6 - t_4$ 

| In this example, the 28F016XD successfully interfaces to | ) |
|----------------------------------------------------------|---|
| the DRAM controller.                                     |   |

| DRAM Controller t <sub>WCH</sub> | 28F016XD t <sub>WCH</sub> Specification | 28F016XD t <sub>WCH</sub> Specification |
|----------------------------------|-----------------------------------------|-----------------------------------------|
| Requirement                      | (5.0V V <sub>CC</sub> )                 | (3.3V V <sub>CC</sub> )                 |
| 15 ns                            | 15 ns                                   | 15 ns                                   |

### $\mathbf{t}_{\mathsf{DH}}$

This specification defines the minimum data hold time after CAS# active transitions. The example below shows how to calculate the timing relationship between CAS# and WE#. When determining specification  $t_7$ , ensure that it is being specified from the same CLK edge as  $t_4$ , or add appropriate  $t_{\text{CLK}}$  periods to adjust  $t_7$  appropriately.

Example:  $t_4 = 5 \text{ ns (max)}$   $t_7 = 20 \text{ ns (min)}$   $t_{CLK} = 30 \text{ ns (33 MHz CLK)}$  $t_{DH}$  (required) =  $t_7 - t_4$ 

In this example, the 28F016XD successfully interfaces to the DRAM controller.

| DRAM Controller t <sub>DH</sub> | 28F016XD t <sub>DH</sub> Specification | 28F016XD t <sub>DH</sub> Specification |
|---------------------------------|----------------------------------------|----------------------------------------|
| Requirement                     | (5.0V V <sub>CC</sub> )                | (3.3V V <sub>CC</sub> )                |
| 15 ns                           | 15 ns                                  | 15 ns                                  |

#### t<sub>RCS</sub>

This specification describes the minimum WE# inactive setup time to CAS# for reads.

Most DRAM controllers available today include a RD# output and support early write cycles. In these cases,

#### toFF, toEZ and tCDD

 $t_{OFF}$  specifies the maximum delay from CAS# inactive until the 28F016XD outputs transition to high-Z.  $t_{OEZ}$  is similar, and specifies delay from OE# inactive.  $t_{CDD}$  specifies the minimum delay from CAS# inactive until the DRAM controller can drive the data bus (for writes to memory). These specifications are closely related to each other.

WE# is transitioned inactive within a write, as soon as CAS# is activated "low," or at the conclusion of a write. This guarantees that WE# will be inactive "high" in advance of subsequent reads.

The simplest method of ensuring that system designs accommodate these specifications is to insert a software delay between a read from the 28F016XD and a write to memory in the same bank. This gives the 28F016XD adequate time to disable its outputs and avoids data bus contention. Alternatively, transceivers (with faster output float times) can be placed between 28F016XD data outputs and the DRAM controller data bus.

### 3.3 Additional Circuitry Required to Interface to the 28F016XD

A properly-designed system requires minimal circuitry beyond the DRAM controller to interface to the 28F016XD. The following sections discuss this circuitry, much of which is optional.

#### **V<sub>PP</sub>** Generation

As discussed in Section 2.1, the 28F016XD requires a  $V_{PP}$  voltage for Data Write and Erase operations. Valid  $V_{PP}$  voltage ranges are 5.0V  $\pm$  10% ( $V_{PPH}$ 1) and 12.0V  $\pm$  5% ( $V_{PPH}$ 2). In a 5.0V system design, the  $V_{PP}$  voltage can be supplied by the same power supply that provides  $V_{CC}$  and switched for write protection purposes. Alternatively, Figure 8 shows an example circuit that generates 12.0V from a 5.0V or 3.3V input.

See the Additional Information section of this document for information on AP-357, which covers the topic of 12.0V generation in greater detail.

### RP# Input

RP# (Reset/Power-Down) has several functions:

- Resets internal automation
- Transitions the 28F016XD to deep power-down mode
- Provides write protection during system power transitions

Circuitry like that shown in Figure 9 should be used to control RP#. Application Note AP-374 covers the topic of flash memory write protection in great detail; see the Additional Information section of this document. GPIO general purpose input/output (for power management) and system RESET# control are optional depending on application.

#### WP# Input

WP# allows selective lock of blocks within the 28F016XD to prevent unwanted data alteration. If this functionality is desired, it can be implemented via GPIO control. Otherwise, WP# can be disabled by connecting it to  $V_{CC}$ .



Figure 8. 12.0V Converter with Integrated Switch



Figure 9. RP# Control for the 28F016XD

#### RY/BY# Output

RY/BY# provides hardware indication of the status of internal 28F016XD automation, and can be connected to a system interrupt input if desired. Alternatively, the 28F016XD Status Registers provide identical information and can be read by system software to determine completion of Data Write and/or Erase.

### Parity

The 28F016XD, unlike some DRAMs, does not provide parity information. If parity is required for the DRAM subsystem and the DRAM controller provides only global parity enable/disable (or requires parity), external circuitry such as a PAL or dedicated logic chip can supply parity bits during 28F016XD reads. See Figure 10 for an example.



Figure 10. External Parity Generation

#### 4.0 DESIGNING 28F016XD COMPATIBILITY AND OPTIMIZATION INTO DRAM CONTROLLERS

#### **Timing Analysis**

Section 2.2 discussed areas of timing incompatibility between the 28F016XD and 16-Mbit DRAMs. DRAM controllers should provide a range of wait-state configurations to ensure that they operate with the 28F016XD at all required CLK frequencies. Additionally, the non-configurable specifications of Section 3.2 should be closely reviewed. Finally, for reads, DRAM controllers that provide the column address in advance of CAS# will interface to the 28F016XD with a minimum of additional wait-states.

#### Per-Bank Parity and Wait-State Control

The 28F016XD is not subject to the same alpha particle "soft errors" that affect DRAM, so it does not provide parity data bits. If parity checking is desired for the DRAM subsystem, per-bank parity control allows the 28F016XD and DRAM to be placed in separate controller banks. Parity can be enabled for those banks containing DRAM and disabled for banks containing the 28F016XD.

Section 2.2 also revealed that read and write timings for the 28F016XD are slower than those for DRAM at high CLK frequencies. Per-bank wait-state control allows the 28F016XD and DRAM to be placed in separate banks and individually configured to optimize performance of each.



#### Fast RAS# Precharge

The 28F016XD does not require precharge between accesses when RAS# is toggled. Therefore, its  $t_{\rm RP}$  (RAS# precharge time) specification is much shorter than that required for DRAM (10 ns for the 28F016XD vs. 40–50 ns for DRAM). A DRAM controller with configurable RAS# precharge delay can exploit this 28F016XD advantage.

#### Refresh Disable

The 28F016XD also does not require refresh to retain stored data contents. Per-bank refresh enable/disable or refresh enable/disable on an address range basis will eliminate unnecessary cycles to the 28F016XD, optimizing performance and lowering power consumption.

### 5.0 CONCLUSION

This application note has discussed comparisons between the 28F016XD and DRAM, compatibility between the 28F016XD and DRAM controllers, and optimization of new DRAM controllers for the 28F016XD. Consult reference documentation for a more complete understanding of compatibility and device capabilities. Please contact your local Intel or distribution sales office for more information on Intel's flash memory products.

### 6.0 ADDITIONAL INFORMATION

### 6.1 References

| Order Number                               | Document/Tool                                                   |
|--------------------------------------------|-----------------------------------------------------------------|
| 290533                                     | 28F016XD DRAM-Interface Flash Memory Datasheet                  |
| 297372                                     | "16-Mbit Flash Product Family User's Manual"                    |
| 292092                                     | AP-357 "Power Supply Solutions for Flash Memory"                |
| 292123                                     | AP-374 "Flash Memory Write Protection Techniques"               |
| 292163                                     | AP-610 "Flash Memory In-System Code and Data Update Techniques" |
| 292168                                     | AP-614 "Adapting DRAM Based Designs for the 28F016XD"           |
| 292152                                     | AB-58 "28F016XD-Based SIMM Designs"                             |
| 292165                                     | AB-62 "Compiling Optimized Code for Flash Memories"             |
| 297508                                     | FLASHBuilder Utility                                            |
| Contact Intel/Distribution Sales<br>Office | 28F016XD Benchmark Utility                                      |
| Contact Intel/Distribution Sales<br>Office | 28F016XD iBIS Models                                            |
| Contact Intel/Distribution Sales<br>Office | 28F016XD VHDL Models                                            |
| Contact Intel/Distribution Sales<br>Office | 28F016XD Timing Designer Library Files                          |
| Contact Intel/Distribution Sales<br>Office | 28F016XD Orcad and ViewLogic Schematic Symbols                  |

### 6.2 Revision History

| Number | Description                                                                                                                                                                                                                                                                                        |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 001    | Original Version                                                                                                                                                                                                                                                                                   |
| 002    | Increased I <sub>PPS</sub> (V <sub>PP</sub> Read Current) for V <sub>PP</sub> > V <sub>CC</sub> to 200 $\mu$ A at V <sub>CC</sub> = 3.3/5.0V                                                                                                                                                       |
|        | Corrected "RP# High to RAS# Going Low" to be a "Min" specification at $V_{CC}$ = 3.3/5.0V, in Tables 10 and 11                                                                                                                                                                                     |
|        | Removed "Page Buffer Word Write Time" and "Full Chip Erase Time" specifications from Tables 10 and 11                                                                                                                                                                                              |
|        | Increased Typical "Word/Block Write Times" ( $t_{WHR1}/t_{WHR3}$ ) for $V_{PP} = 5.0V$ Tables 10 and 11 $t_{WHR1}$ from 24.0 µs to 35.0 µs and $t_{WHR3}$ from 0.8 sec to 1.2 sec at $V_{CC} = 3.3V$ $t_{WHR1}$ from 10.6 µs to 25.0 µs and $t_{WHR3}$ from 0.6 sec to 0.85 sec at $V_{CC} = 5.0V$ |
|        | Added "Erase Suspend Latency Time to Read" specification to Tables 10 and 11                                                                                                                                                                                                                       |
|        | Minor cosmetic changes throughout document                                                                                                                                                                                                                                                         |
| 003    | Corrected Introduction to indicate "3.3V or 5V V <sub>CC</sub> Operation"                                                                                                                                                                                                                          |
|        | Added 3/5# pin to: Test Conditions of I <sub>CC</sub> 2/I <sub>CC</sub> 5 Specifications, Miscellaneous Specifications section, Pinout Configuration (Figure 1), Pinout Comparison (Table 12) and DRAM Controller Interface Example (Figure 5).                                                    |
|        | Modified test conditions for I <sub>CC1</sub> , I <sub>CC3</sub> , I <sub>CC4</sub> , I <sub>CC6</sub> and I <sub>CC7</sub> in Tables 2 and 3 to include "Address Valid/Static throughout Cycle."                                                                                                  |
|        | Modified Tables 10 and 11 to include 3/5# pin: Removed V <sub>CC</sub> at 3.0V/4.5V (min) to RP# high specifications; Added t <sub>PLYL</sub> /t <sub>PLYH</sub> , t <sub>YLPH</sub> /t <sub>YHPH</sub> and t <sub>PL5V</sub> /t <sub>PL3V</sub> specifications.                                   |
|        | Changed "WE# High to RY/BY# Going Low" specification name to "CAS# High to RY/BY#<br>Going Low" in Tables 10 and 11.                                                                                                                                                                               |
|        | Corrected TSOP Mechanical Specification A1 from 0.50 mm to 0.050 mm                                                                                                                                                                                                                                |
|        | Corrected WP# in Pinout Comparison (Table 12) to be pin 56 on 28F016XD device                                                                                                                                                                                                                      |
|        | Removed pin 1 on 28F016XD from NC in Pinout Comparison (Table 12)                                                                                                                                                                                                                                  |
|        | Corrected toex references in Section 3.2 to toez                                                                                                                                                                                                                                                   |
|        | Updated Additional Information Section                                                                                                                                                                                                                                                             |
|        | Minor cosmetic changes throughout document                                                                                                                                                                                                                                                         |

| Filename:                    | ~0051611.DOC                |  |
|------------------------------|-----------------------------|--|
| Directory:                   | C:\TEMP                     |  |
| Template:                    | P:\WINDOWS\WINWORD\ZAN1.DOT |  |
| Title: Designing with MMI-16 |                             |  |
| Subject:                     |                             |  |
| Author:                      | S                           |  |
| Keywords:                    |                             |  |
| Comments:                    |                             |  |
| Creation Date:               | 09/14/95 4:17 PM            |  |
| Revision Number:             | 31                          |  |
| Last Saved On:               | 10/30/95 4:38 PM            |  |
| Last Saved By:               | Mary Ann Hooker             |  |
| Total Editing Time:          | 272 Minutes                 |  |
| Last Printed On:             | 01/24/96 5:15 PM            |  |
| As of Last Complete Printing |                             |  |
| Number of Pages:             | 34                          |  |
| Number of Words:             | 7,102 (approx.)             |  |
| Number of Characters:        | 40,486 (approx.)            |  |
|                              |                             |  |