

# 28F400BV/CV/CE 28F004BV/BE SPECIFICATION UPDATE

Release Date: February 1997

Order Number: 297595-013

The 28F400BV/CV/CE and 28F004BV/BE may contain design defects or errors known as errata. Characterized errata that may cause the 28F400BV/CV/CE and 28F004BV/BEs' behavior to deviate from published specifications are documented in this specification update.

Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

The 28F400BV/CV/CE and 28F004BV/BE may contain design defects or errors known as errata. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications before placing your product order.

\* Third-party brands and names are the property of their respective owners.

Copies of documents which have an ordering number and are referenced in this document, or other Intel literature, may be obtained from:

Intel Corporation P.O. Box 7641 Mt. Prospect, IL 60056-7641

or call in North America 1-800-879-4683, Europe 44-0-1793-431-155, France 44-0-1793-421-777,

Germany 44-0-1793-421-333 other Countries 708-296-9333

Copyright © 1997, Intel Corporation



# CONTENTS

| REVISION HISTORY             | 1  |
|------------------------------|----|
| PREFACE                      | 3  |
| SUMMARY TABLES OF CHANGES    | 5  |
| IDENTIFICATION INFORMATION   | 8  |
| ERRATA                       | 9  |
| SPECIFICATION CHANGES        | 25 |
| SPECIFICATION CLARIFICATIONS | 29 |
| DOCUMENTATION CHANGES        | 30 |

# **REVISION HISTORY**

|                  |         | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Date of Revision | Version | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| 01/16/95         | -001    | Initial release of this document. Includes the following:<br>Limited V <sub>CC</sub> Voltage, Reduced V <sub>LKO</sub> (Commercial/Automotive),<br>$3.3V V_{CC}$ /12V V <sub>PP</sub> Programming Erratum, t <sub>PHWL</sub> /t <sub>PHEL</sub> Pushout,<br>CE# delay from RP# High, t <sub>PLPH</sub> Reset Pulse Width, Erroneous<br>Erase Fail Flag Operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| 02/08/95         | -002    | New erratum: t <sub>PLQZ</sub> - New Spec, False V <sub>PP</sub> Flag, Access Time.<br>Additional ID and erratum information for Erroneous Erase Fail<br>Flag erratum.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 03/07/95         | -003    | New erratum: t <sub>WHEH</sub> - CMOS Control Signals, CE# Timing<br>Erratum/ A <sub>-1</sub> Timing Erratum. Addition to False V <sub>PP</sub> Flag<br>Erratum.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 03/22/95         | -004    | Errata summary format changed to include more information.<br>Automotive $V_{LKO}$ erratum: spec changed from 3.5V to 2.0V.<br>Erase Fail Flag: Re-issue erase option added to resolution.<br>Address Timing: Erratum error corrected Affected pin is A <sub>10</sub> for<br>28F004, not A <sub>0</sub> as listed in Rev 003. Title also changed to<br>"Address Timing Erratum" from "A <sub>-1</sub> Timing Erratum."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 03/31/95         | -005    | Access time erratum removed: no material ever affected by this erratum.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 04/13/95         | -006    | CMOS Control Signals erratum title changed to TTL-Level<br>Control Signals erratum. Erratum spec also changed from<br>requiring $V_{CC} \pm 0.2V$ to 4.0V (min), $V_{CC} + 0.2V$ (max) on control<br>pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| 08/09/95         | -007    | <ul> <li>Table format identification criteria added to most items.</li> <li>t<sub>PHWL</sub>/t<sub>PHEL</sub> Pushout Erratum: Improved for B-step.</li> <li>CE# Delay from RP# High: Changed to apply to A-step only and not to B-step.</li> <li>t<sub>PLPH</sub> Reset Pulse Width: Changed to reflect B-step improvements.</li> <li>Erroneous Erase Fail Flag Operation: Command reissue clarified.</li> <li>t<sub>PLOZ</sub> Specification: Changed to reflect B-step improvements.</li> <li>V<sub>PP</sub> Low Flag: Title changed from "False V<sub>PP</sub> Low Flag Operation." Separated into 2 parts: False V<sub>PP</sub> Low Flag Operation.</li> <li>TTL-Level Control Signals: Changed to reflect B-step fix.</li> <li>t<sub>WHEH</sub> /Address Timing: Changed to reflect B-step fix</li> <li>New erratum: t<sub>WHWL</sub>/ t<sub>EHEL</sub> for third Write Erratum added.</li> <li>New addenda: Input Slew Rate and Capacitance Specs added.</li> <li>New erratum: Extended Temp Cold Program added.</li> </ul> |  |  |  |  |

| Date of Revision | Version | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 08/22/95         | -008    | Identification criteria for A-Step sample, A-Step Prod, and B-step<br>changed to use top-side FPO mark for easier access and better<br>accuracy.<br>Max Erase Time Addendum added.<br>Low-Voltage Erase Time Erratum added.                                                                                                                                                                                                                                                                                                                                               |
| 05/01/96         | -009    | This document has been converted to the new Specification<br>Update format.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                  |         | Errata on extremely early -BR/CR sample material has been removed from this errata listing. This material was never put into production. The two errata removed were: "Limited V <sub>CC</sub> supply Voltage" and "Reduced V <sub>LKO</sub> (Commercial Temp)."                                                                                                                                                                                                                                                                                                          |
|                  |         | Access Time Erratum, which was previously removed in revision -005, has dropped from this revision.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                  |         | V <sub>CC</sub> Ramp Time (Datasheet Clarification) rewritten.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                  |         | Automotive $V_{\mbox{\scriptsize LKO}}$ Spec Change removed, incorporated into datasheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 06/11/96         | -010    | New Erratum: BE/CE 5V Extended Temperature Limitation         C-step and D-step information added to:         tPHWL/TPHEL Pushout (new spec values, status)         Third-Write Pulse (affected prod)         Ext Temp Programming Limitations (Status, affected products)         Low-Voltage Erase Time/Current Erratum (status, affected prod         Spec Changes:         IoH/IoL Spec Change in 2.7V and 3.3V Ranges (new)         Documentation Changes:         Datasheet Erratum - WP# Description (new)         Max Byte/Word Program Time Specifications (new) |
| 7/26/96          | -011    | BE/CE 5V Extended Temperature Limitation erratum modified to<br>include BV/CV products.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 12/6/96          | -012    | E-step information added to:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                  |         | Errata - t <sub>PHWL</sub> /t <sub>PHEL</sub> Pushout (new spec values)<br>Errata - Third-Write Pulse (affected prod)<br>Spec Changes - 001 thru 003<br>Spec Clarifications - 001                                                                                                                                                                                                                                                                                                                                                                                         |
|                  |         | New Spec Change: $t_{EHQZ}$ and $t_{GHQZ}$ specs improved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2/3/97           | -013    | Errata - $t_{PHWL}/t_{PHEL}$ Pushout (new C & D-step spec values 2 $\mu s$ to 8 $\mu s)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                  |         | New Spec Change : Removal of Max Byte/Word Write Specification.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

# REVISION HISTORY Continued



## PREFACE

As of July, 1996, Intel's Computing Enhancement Group has consolidated available historical device and documentation errata into this new document type called the Specification Update. We have endeavored to include all documented errata in the consolidation process, however, we make no representations or warranties concerning the completeness of the Specification Update.

This document is an update to the specifications contained in the Affected Documents/Related Documents table below. This is the thirteenth release of the 28F400BV/CV/CE and 28F004BV/BE Specification Update. This document is a compilation of device and documentation errata, specification clarifications and changes. It is intended for hardware system manufacturers and software developers of applications, operating systems, or tools.

Information types defined in Nomenclature are consolidated into the specification update and are no longer published in other documents.

This document may also contain additional information that was not previously published. Functional descriptions for this product are found in the 4-Mbit (256K x 16, 512K x 8) SmartVoltage Boot Block Flash Memory Family Datasheet.

### Affected Documents/Related Documents

| Title                                                                                 | Order  |
|---------------------------------------------------------------------------------------|--------|
| 4-Mbit (256K x 16, 512K x 8) SmartVoltage Boot Block Flash Memory Family<br>Datasheet | 290530 |

#### Nomenclature

**Errata** are design defects or errors. These may cause the 28F400BV/CV/CE and 28F004BV/BEs' behavior to deviate from published specifications. Hardware and software designed to be used with any given stepping must assume that all errata documented for that stepping are present on all devices.

Specification Changes are modifications to the current published specifications.

**Specification Clarifications** describe a specification in greater detail or further highlight a specification's impact to a complex design situation.

**Documentation Changes** include typos, errors, or omissions from the current published specifications.

#### NOTE:

Errata remain in the specification update throughout the product's lifecycle, or until a particular stepping is no longer commercially available. Under these circumstances, errata removed from the specification update are archived and available upon request. Specification changes, specification clarifications and documentation changes are removed from the specification update when the appropriate changes are made to the appropriate product specification or user documentation (datasheets, manuals, etc.).



# SUMMARY TABLES OF CHANGES

The following tables indicate the Specification Changes, Errata, Specification Clarifications, or Documentation Changes which apply to the 4-*Mbit (256K x 16, 512K x 8) SmartVoltage Boot Block Flash Memory Family Datasheet.* Intel may fix some of the errata in a future stepping of the component, and to account for the other outstanding issues through documentation or specification changes as noted. These tables use the following notations:

## Codes Used in Summary Tables

#### Steps

| X:                           | Errata exists in the stepping indicated. Specification Change or Clarification that applies to this stepping.               |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| (No mark)<br>or (Blank box): | This erratum is fixed in listed stepping or specification change does not apply to listed stepping.                         |
| Page                         |                                                                                                                             |
| (Page):                      | Page location of item in this document.                                                                                     |
| Status                       |                                                                                                                             |
| Doc:                         | Document change or update will be implemented.                                                                              |
| Fix:                         | This erratum is intended to be fixed in a future step of the component.                                                     |
| Fixed:                       | This erratum has been previously fixed.                                                                                     |
| NoFix:                       | There are no plans to fix this erratum.                                                                                     |
| Eval:                        | Plans to fix this erratum are under evaluation.                                                                             |
| Row                          |                                                                                                                             |
| I                            | Change bar to left of table row indicates this erratum is either new or modified from the previous version of the document. |

| Number |   | St | eppin | gs |   | Page | Status | Errata                                                                                                                                                  |  |
|--------|---|----|-------|----|---|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|        | Α | в  | С     | D  | Е |      |        |                                                                                                                                                         |  |
| 1      | Х |    |       |    |   | 9    | Fixed  | No prog/erase when $V_{CC} = 3V$ , $V_{PP} = 12V$ .                                                                                                     |  |
| 2      | Х | х  | х     | х  | х | 10   | NoFix  | NoFix t <sub>PHWL</sub> /t <sub>PHEL</sub> out of spec at 3V. B, C & D-step<br>fixed at 5V. E-Step pushes out to 25 µs and<br>2.7V added for all steps. |  |
| 3      | Х |    |       |    |   | 11   | Fixed  | Must wait 100 ns after reset before read.                                                                                                               |  |
| 4      | Х |    |       |    |   | 12   | Fixed  | Erase status flag may erroneously indicate fail.                                                                                                        |  |
| 5      | Х |    |       |    |   | 13   | Fixed  | Erase resume fail may falsely indicate VPP-low.                                                                                                         |  |
| 6      | Х |    |       |    |   | 14   | Fixed  | A-step production has VPP-low flag disabled.                                                                                                            |  |
| 7      | Х |    |       |    |   | 15   | Fixed  | TTL-levels require V <sub>IHMIN</sub> = 4.0V on control pins.                                                                                           |  |
| 8      | Х |    |       |    |   | 16   | Fixed  | Write or address timing changes for A-step.                                                                                                             |  |
| 9      | Х | Х  | Х     | Х  | Х | 20   | NoFix  | t <sub>WHWL</sub> /t <sub>EHEL</sub> out of spec after 2-write sequence.                                                                                |  |
| 10     | Х | х  |       |    |   | 22   | Fixed  | Ext temp, $V_{CC} = 3.3V \pm 0.3V$ must program within T = 0°C - +85°C.                                                                                 |  |
| 11     |   | х  |       |    |   | 22   | Fixed  | Erase time and current may increase when $V_{CC} = 3.3V \pm 0.3V$ , $V_{PP} = 5V \pm 10\%$ .                                                            |  |
| 12     |   |    |       | Х  |   | 23   | Fixed  | ,                                                                                                                                                       |  |

#### Errata

# **Specification Changes**

| Number | Steppings |   | Steppings |   | Page | Status                                                                      | Specification Changes |                                                                |
|--------|-----------|---|-----------|---|------|-----------------------------------------------------------------------------|-----------------------|----------------------------------------------------------------|
|        | A B C D E |   |           |   |      |                                                                             |                       |                                                                |
| 1      | Х         | Х | Х         | Х | Х    | 25                                                                          | Perm                  | New t <sub>PLPH</sub> spec defined with values for A-, B-step. |
| 2      | Х         | Х | Х         | Х | Х    | 26 Perm New tPLQZ spec defined with values for A-, B-s                      |                       | New tPLQZ spec defined with values for A-, B-step.             |
| 3      | Х         | Х | Х         | Х | Х    | 27 Perm I <sub>OH</sub> /I <sub>OL</sub> Spec Change in 2.7V and 3.3V Range |                       | $I_{OH}/I_{OL}$ Spec Change in 2.7V and 3.3V Ranges.           |
| 4      |           | Х | Х         | Х | Х    | 28                                                                          | Perm                  | t <sub>EHQZ</sub> and t <sub>GHQZ</sub> specs improved.        |

# Specification Clarifications

| Number | Steppings |   |    |     |                                                   | Page | Status | Specification Clarifications |
|--------|-----------|---|----|-----|---------------------------------------------------|------|--------|------------------------------|
|        | Α         | в | С  | D   | Е                                                 |      |        |                              |
| 1      | x x x x x |   | 29 | Doc | Clarifies V <sub>CC</sub> ramp rate requirements. |      |        |                              |

# intel

## **Documentation Changes**

| Number | Document Revision | Revision Page Status Documentation Change |     | Documentation Changes                                    |
|--------|-------------------|-------------------------------------------|-----|----------------------------------------------------------|
| 1      | -001              | 30                                        | Doc | Input rise/fall times added to datasheet.                |
| 2      | -001              | 30                                        | Doc | Input/output capacitance specs added.                    |
| 3      | -001              | 31                                        | Doc | Max block erase times added to datasheet.                |
| 4      | -002/-003         | 5                                         |     | Editing mistake in Revisions -002/-003 of datasheet.     |
| 5      | -003              | 32                                        | Doc | Removal of Maximum Byte/Word Program time specifications |

# **IDENTIFICATION INFORMATION**

## Markings

| Stepping                  | Identifier                                                         |
|---------------------------|--------------------------------------------------------------------|
| A-Step Engineering Sample | 1. "ES" on topside mark.<br>2. No ninth digit on topside FPO mark. |
| A-Step Production         | 1. Ninth digit of topside FPO mark = "A" or "F" or "C"             |
| B-Step Production         | 1. Ninth digit of topside FPO mark = "D" or "E"                    |
| C-Step Production         | 1. Ninth digit of topside FPO mark = "G" or "Q"                    |
| D-Step Production         | 1. Ninth digit of topside FPO mark = "J" or "T"                    |
| E-Step Production         | 1. Ninth digit of topside FPO mark = "Y"                           |

#### NOTE:

C-Step and D-step production material reflect the same schematic revision level.

int<sub>el</sub>,



# ERRATA

## 1. 3.3V V<sub>CC</sub>/12V V<sub>PP</sub> Program/Erase Limitation

**PROBLEM:** Affected material will not program and erase consistently using  $V_{CC} = 3.3 \pm 0.3V$  and  $V_{PP} = 12V \pm 5\%$ . This is limited to a few groups of early A-step material. All other voltage combinations are not affected. The affected modes are summarized in the table below.

| V <sub>cc</sub> | V <sub>PP</sub> | Read<br>Operation | Program<br>Operation | Erase<br>Operation |
|-----------------|-----------------|-------------------|----------------------|--------------------|
| 3.3 ± 0.3V      | 5.0V ± 10%      | $\checkmark$      | $\checkmark$         |                    |
| 5.0V ± 10%      | 5.0V ± 10%      | $\checkmark$      | $\checkmark$         |                    |
| 3.3 ± 0.3V      | 12V ± 5%        |                   | NO                   | NO                 |
| 5.0V ± 10%      | 12V ± 5%        |                   |                      |                    |

NOTE:

 $\sqrt{1}$  = mode functional.

**IMPLICATION:** Applications using  $V_{CC} = 3.3 \pm 0.3V$  and  $V_{PP} = 12V \pm 5\%$  will not be able to program or erase using these voltage ranges.

**WORKAROUND:** For affected material, if using 3.3V V<sub>CC</sub>, use V<sub>PP</sub> = 5V instead of V<sub>PP</sub> = 12V. In a PROM programmer (5V V<sub>CC</sub>), use 5V or 12V programming.

**STATUS:** This erratum has been fixed. Refer to Summary Table of Changes to determine the affected stepping.

**AFFECTED PRODUCTS:** Early A-step material using  $V_{CC} = 3.3 \pm 0.3V$  and  $V_{PP} = 12V \pm 5\%$  is affected.

| Thes                               | e products | under these operating conditions |                                                                                                       |            |                 |      |
|------------------------------------|------------|----------------------------------|-------------------------------------------------------------------------------------------------------|------------|-----------------|------|
| Name                               | Package    | Step                             | Marking                                                                                               | Vcc        | V <sub>PP</sub> | Temp |
| TE28F004BV-T/B,<br>TB28F400BV-T/B, | All        | A                                | Third line of top mark equals                                                                         | 3.3 ± 0.3V | 12V ± 5%        | All  |
| TE28F400CV-T/B,<br>TE28F400BV-T/B, |            |                                  | T4410002C,<br>T4430001,<br>T4430002,<br>T4430003,<br>T4440003,<br>T4440004,<br>T444005Q,<br>T444005Q, |            |                 |      |

## 2. t<sub>PHWL</sub>/t<sub>PHEL</sub> Pushout

**PROBLEM:** Affected material does not meet its  $t_{PHWL}/t_{PHEL}$  specification for write operations in 2.7V, 3.3V and 5V V<sub>CC</sub> operations. This problem has been improved in the B, C and D-step versions of the product so that it meets specification at 5V, but the parameter does not meet its specification in 2.7V and 3.3V operations. The spec in 2.7V and 3.3V operations has been further pushed-out on the E-stepping. The erratum specifications are below:

| Specification                                             | $V_{CC} = 3.3 \pm 0.3V$<br>$V_{CC} = 2.7V - 3.6V$ | $V_{CC} = 5V \pm 10\%$ | Units |
|-----------------------------------------------------------|---------------------------------------------------|------------------------|-------|
| t <sub>PHWL</sub> /t <sub>PHEL</sub> (Datasheet)          | 0.8                                               | 0.45                   | μs    |
| t <sub>PHWL</sub> /t <sub>PHEL</sub> (A-step Erratum)     | 8                                                 | 6                      | μs    |
| t <sub>PHWL</sub> /t <sub>PHEL</sub> (B-step Erratum)     | 8                                                 | meets spec             | μs    |
| t <sub>PHWL</sub> /t <sub>PHEL</sub> (C-, D-step Erratum) | 8                                                 | meets spec             | μs    |
| t <sub>PHWL</sub> /t <sub>PHEL</sub> (E-step Erratum)     | 25                                                | meets spec             | μs    |

The specification  $t_{PHWL}$  (RP# High Recovery to WE# Going Low) is the minimum time between the RP# signal going high to WE# going low. The specification  $t_{PHEL}$  (RP# High Recovery to CE# Going Low) is the minimum time between the RP# signal going high to CE# going low.

**IMPLICATION:** The erratum affects the delay from coming out of a reset until a command write can be executed on the part (affects both WE#-controlled and CE#-controlled command sequences). Although the read specification  $t_{PHQV}$  (RP# going high to data valid) Is less than the  $t_{PHWL}/t_{PHEL}$  errata, the full time for  $t_{PHWL}/t_{PHEL}$  must be completed prior to WE# going low.

**WORKAROUND:** Verify system timings to ensure this does not impact your design.

**STATUS:** This erratum has been improved from the A-step to the B-, C- and D-steps. The errata has been pushed-out further on the E-stepping. It now meets specification when operating at 5V, but does not meet specification for 2.7V and 3V operations. No fix or further improvement is planned. Refer to Summary Table of Changes to determine the affected steppings.



**AFFECTED PRODUCTS:** This erratum applies to all A-, B-, C-, D- and E-step material with some improvements depending on the stepping.

| Thes                                                                                                                                                                                  | under tl | nese operatii | ng conditions                                                                                                                    |                 |                 |      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|------|
| Name                                                                                                                                                                                  | Package  | Step          | Marking                                                                                                                          | V <sub>cc</sub> | V <sub>PP</sub> | Temp |
| E28F004BV-T/B,<br>PA28F400BV-T/B,<br>E28F400BV-T/B,<br>E28F400BV-T/B,<br>TE28F004BV/BE,<br>TB28F400BV-T/B,<br>TE28F400BV-T/B,<br>TE28F400BV-T/B,<br>TE28F400BR-T/B,<br>AB28F400BR-T/B | All      | <br>А В С D Ш | No ninth digit on<br>topside FPO mark<br>or<br>Ninth digit of topside<br>FPO mark = one of:<br>A, F, C, D, E, G, Q,<br>J, T or Y | All             | All             | All  |

## 3. CE# Delay from RP# High

**PROBLEM:** Affected material requires a delay between coming out of reset (RP# signal going high) and beginning a read operation (CE# going low). This minimum specification must be followed to ensure valid data is read during subsequent read operations.



#### Timing Diagram for Required Delay

**IMPLICATION:** Applications that do not meet the required delay may read invalid data from the device.

**WORKAROUND:** This timing must be followed for A-step material, but not for B-step material. Verify system timings to ensure this does not impact your design.

**STATUS:** This erratum has been fixed. Refer to Summary Table of Changes to determine the affected stepping.

**AFFECTED PRODUCTS:** All A-step engineering samples and production materials are affected. B-step has been fixed.

| Thes                                                                                                                                                                | under tl | nese operati | ng conditions                                                                                            |                 |                 |      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------|----------------------------------------------------------------------------------------------------------|-----------------|-----------------|------|
| Name                                                                                                                                                                | Package  | Step         | Marking                                                                                                  | V <sub>cc</sub> | V <sub>PP</sub> | Temp |
| E28F004BV-T/B,<br>PA28F400BV-T/B,<br>E28F400BV-T/B,<br>E28F400BV-T/B,<br>TE28F004BV-T/B,<br>TE28F400BV-T/B,<br>TE28F400BV-T/B,<br>TE28F400BV-T/B,<br>AB28F400BR-T/B | All      | A            | No ninth digit on<br>topside FPO mark<br>or<br>ninth digit of topside<br>FPO mark = "A" or<br>"F" or "C" | All             | All             | All  |

## 4. Erroneous Erase Fail Flag Operation

**PROBLEM:** Due to a logic timing problem, affected units may indicate a block erase error in the Status Register when, in fact, proper block erasure has occurred. The relevant bit of the Status Register is SR.5 (Erase Status), which is shaded on the diagram below. Normally, SR.5 = 1 indicates an error in block erasure, and SR.5 = 0 indicates successful block erase. If SR.5 = 0 following an erase operation, the erase operation was completed successfully. If SR.5 = 1 following an erase operation, the bit was most likely set incorrectly due to the logic timing problem.

| WSMS | ESS | ES | DWS | VPPS | R | R | R |
|------|-----|----|-----|------|---|---|---|
| 7    | 6   | 5  | 4   | 3    | 2 | 1 | 0 |

#### NOTE:

Please see Section 3.3.2 of the 4-Mbit (256K x 16, 512K x 8) SmartVoltage Boot Block Flash Memory Family Datasheet for more information on Status Register operation.

**IMPLICATION:** Applications using the Status Register to verify successful erase will have erase failures that will affect operation.

**WORKAROUND:** The erase status flag (SR.5) should be ignored by masking this bit in your software. To confirm a successful block erase, read back the contents of a block to verify that all bytes contain FFH (all bits in block equal 1). Alternatively, reissue the Block Erase command until a successful erase is reported in the Status Register. Because of these limitations, block cycling for affected material should be limited to 10,000 cycles for both commercial and extended temperature ranges. Reissuing the Erase command upon an error bit counts as another block erase cycle.

**STATUS:** This erratum has been fixed. Refer to Summary Table of Changes to determine the affected stepping.

**AFFECTED PRODUCTS:** All A-step engineering samples and production materials are affected. B-step has been fixed.

| Thes                                                                                                                                                               | under t | hese operati | ng conditions                                                                                            |     |                 |      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------|----------------------------------------------------------------------------------------------------------|-----|-----------------|------|
| Name                                                                                                                                                               | Package | Step         | Marking                                                                                                  | Vcc | V <sub>PP</sub> | Temp |
| E28F004BV-T/B,<br>PA28F400BV-T/B,<br>E28F400BV-T/B,<br>E28F400BV-T/B,<br>TE28F004BV-T/B,<br>TE28F400BV-T/B,<br>TE28400CV-T/B,<br>TE28F400BV-T/B,<br>AB28F400BR-T/B | All     | A            | No ninth digit on<br>topside FPO mark<br>or<br>Ninth digit of topside<br>FPO mark = "A" or<br>"F" or "C" | All | All             | All  |

### 5. False V<sub>PP</sub>-Low Flag Operation When Returning from Erase Suspend

**PROBLEM:** Only applications using erase suspend mode are affected. If using erase suspend mode, the following problem may be encountered: When resuming erase from erase suspend mode, the device may abort the erase procedure as a result of a logic timing problem. When this happens, the Status Register will indicate an erase failure (SR.5 = 1) and the V<sub>PP</sub> status bit will indicate that V<sub>PP</sub> voltage was not within specification (SR.3 = 1), even if V<sub>PP</sub> is within tolerances.

The relevant bit of the Status Register is SR.3 (V<sub>PP</sub> Status), which is shaded on the diagram below. Normally, SR.3 = 1 indicates an aborted operation due to V<sub>PP</sub> not being switched on.

| WSMS | ESS | ES | DWS | VPPS | R | R | R |
|------|-----|----|-----|------|---|---|---|
| 7    | 6   | 5  | 4   | 3    | 2 | 1 | 0 |

#### NOTE:

Please see Section 3.3.2 of the 4-Mbit (256K x 16, 512K x 8) SmartVoltage Boot Block Flash Memory Family Datasheet for more information on Status Register operation.

**IMPLICATION:** Applications using the erase suspend features may intermittently experience failures resuming erase from suspend mode. Data in the block being erased when suspend mode was entered will be corrupted by the partial erasure. Data in other blocks is not affected.

**WORKAROUND:** If a system design is experiencing program/erase failures under the conditions described above, issue another Erase command to complete a successful block erase.

**STATUS:** This erratum has been fixed. Refer to Summary Table of Changes to determine the affected stepping.

**AFFECTED PRODUCTS:** All A-step ES materials using erase suspend mode are affected. B-step has been fixed.

| Thes                                                                                                                                                              | under tl | hese operati | ng conditions                                                        |     |                 |      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------|----------------------------------------------------------------------|-----|-----------------|------|
| Name                                                                                                                                                              | Package  | Step         | Marking                                                              | Vcc | V <sub>PP</sub> | Temp |
| E28F004BV-T/B,<br>PA28F400BV-T/B,<br>E28F400BV-T/B,<br>E28F400BV-T/B,<br>TE28F004BV-T/B,<br>TE28F00BV-T/B,<br>TE28400CV-T/B,<br>TE28F400BV-T/B,<br>AB28F400BR-T/B | All      | A            | "ES" on topside mark<br>and<br>No ninth digit on<br>topside FPO mark | All | All             | All  |

## 6. Disabled V<sub>PP</sub>-Low Flag

**PROBLEM:** The VPPS flag in the Status Register (SR.3) has been disabled in affected products. Normally, when the VPPS flag is operational, a program or erase command initiated with V<sub>PP</sub> not in range (V<sub>PPH1</sub> or V<sub>PPH2</sub>) will result in the erase status bit (ES = SR.5) or program status bit (DWS = SR.4) being set to "1" along with the V<sub>PP</sub> status bit (VPPS = SR.3) to indicate a failed operation due to low V<sub>PP</sub>. However, under this erratum, if a program or erase command is initiated with V<sub>PP</sub> not in range (V<sub>PPH1</sub> or V<sub>PPH2</sub>), then the erase status bit (ES = SR.5) or program status bit (DWS = SR.4) will be set to "1" to indicate program or erase failure, but the V<sub>PP</sub> status bit (VPPS = SR.3) will remain at "0," since the VPPS flag has been disabled.

Basically, the part will operate normally, but will not indicate when low  $V_{PP}$  is the cause of a failed program or erase operation.

The relevant bit of the Status Register is SR.3 ( $V_{PP}$  Status), which is shaded on the diagram below. Normally, SR.3 = 1 indicates an aborted operation due to  $V_{PP}$  not being switched on.

| WSMS | S ESS | ES | DWS | VPPS | R | R | R |
|------|-------|----|-----|------|---|---|---|
| 7    | 6     | 5  | 4   | 3    | 2 | 1 | 0 |

NOTE:

Please see Section 3.3.2 of the 4-Mbit (256K x 16, 512K x 8) SmartVoltage Boot Block Flash Memory Family Datasheet for more information on Status Register operation.



**IMPLICATION:** When an erase or program failure is experienced, the device will not indicate if low  $V_{PP}$  was the cause of the failure.

**WORKAROUND:** If a system design is experiencing program/erase failures under the conditions described above, issue another Erase command to complete a successful block erase. System design using the VPPS flag to detect program or erase errors should use the program and erase status bits instead.

**STATUS:** This erratum has been fixed in the B-step. Refer to Summary Table of Changes to determine the affected stepping.

**AFFECTED PRODUCTS:** This erratum applies to all A-step production material. B-step has been fixed.

| Thes                                                                                                                                                               | under tl | hese operati | ng conditions                                             |     |                 |      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------|-----------------------------------------------------------|-----|-----------------|------|
| Name                                                                                                                                                               | Package  | Step         | Marking                                                   | Vcc | V <sub>PP</sub> | Temp |
| E28F004BV-T/B,<br>PA28F400BV-T/B,<br>E28F400BV-T/B,<br>E28F400BV-T/B,<br>TE28F004BV-T/B,<br>TE28F400BV-T/B,<br>TE28400CV-T/B,<br>TE28F400BV-T/B,<br>AB28F400BR-T/B | All      | A            | Ninth digit of topside<br>FPO mark = "A" or<br>"F" or "C" | All | All             | All  |

### 7. TTL-Level Control Signals

**PROBLEM:** This erratum applies only to systems using TTL signal levels and  $V_{CC} = 5V \pm 10\%$ . If you are using CMOS inputs, this erratum does not affect your design. Due to an internal detector problem, TTL logic high level must be minimum 4.0V (instead of 2.4V) on the control pins of the device: CE#, OE#, and WE#. Standard TTL levels can continue to be used on other pins on the device. The required logic-high level is defined in the table below:

| Parameter                | Min | Max                    | Units |
|--------------------------|-----|------------------------|-------|
| Input High Voltage (TTL) | 4.0 | V <sub>CC</sub> + 0.2V | V     |

**IMPLICATION:** Applications using TTL levels will need to modify their designs to meet the higher input voltage requirements on the control signals.

**WORKAROUND:** This requirement must be met for proper operation of the device.

**STATUS:** This erratum has been fixed in B-step material. Refer to Summary Table of Changes to determine the affected stepping.

**AFFECTED PRODUCTS:** All A-step engineering samples and production material using TTL signal levels and operating at  $V_{CC} = 5V \pm 10\%$  are affected. B-step material has been fixed.

| Thes                                                                                                                                                               | under tl | hese operati | ng conditions                                                                                            |                             |                 |      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------|----------------------------------------------------------------------------------------------------------|-----------------------------|-----------------|------|
| Name                                                                                                                                                               | Package  | Step         | Marking                                                                                                  | Vcc                         | V <sub>PP</sub> | Temp |
| E28F004BV-T/B,<br>PA28F400BV-T/B,<br>E28F400BV-T/B,<br>E28F400BV-T/B,<br>TE28F004BV-T/B,<br>TE28F400BV-T/B,<br>TE28400CV-T/B,<br>TE28F400BV-T/B,<br>AB28F400BR-T/B | All      | A            | No ninth digit on<br>topside FPO mark<br>or<br>Ninth digit of topside<br>FPO mark = "A" or<br>"F" or "C" | 5V ± 10%<br>(TTL<br>Levels) | All             | All  |

## 8. Write Timing Erratum/Address Timing Erratum

**PROBLEM:** Due to logic timing problems, modifications in write or address timing are required. Two possible workarounds exist: errata A and B. Refer to the following table to determine the operating which applies to your operation conditions. Where the table says, "One of A or B," one of either erratum A **or** B is necessary for proper functionality. Where it says, "A," only erratum A is needed. "Not Affected" means that this erratum does not effect that operation condition.

|                          | x8-Mode                                                              | Operation     | x16-Mode Operation |                            |  |
|--------------------------|----------------------------------------------------------------------|---------------|--------------------|----------------------------|--|
|                          | $V_{PP} = 5V \pm 10\%$ $V_{PP} = 12V \pm 5\%$ $V_{PP} = 5V \pm 10\%$ |               |                    | V <sub>PP</sub> = 12V ± 5% |  |
| $V_{CC} = 3.3 \pm 0.3 V$ | One of A or B                                                        | А             | Not Affected       | A                          |  |
| $V_{CC} = 5V \pm 10\%$   | One of A or B                                                        | One of A or B | Not Affected       | Not Affected               |  |

**IMPLICATION:** Applications operating in an affected mode must implement the applicable workaround for proper operation.



#### WORKAROUND:

#### A. tWHEH- CE# Timing Erratum

Due to a logic timing problem, new timing restrictions may be necessary between the WE# and CE# signals during write operations. The timing waveforms and specifications are shown below:



Timing Waveform for WE#-Controlled Writes



Timing Waveform for CE#-Controlled Writes

#### Affected Parameters for WE#-Controlled Writes

|                    |                                    | Datasheet  |            | Err |     |       |
|--------------------|------------------------------------|------------|------------|-----|-----|-------|
| Symbol             | Parameter                          | Min        | Max        | Min | Max | Units |
| t <sub>WHEH</sub>  | CE# Hold Time from WE# High        | 0          | no<br>spec | 0   | 5   | ns    |
| t <sub>WHEL1</sub> | CE# Pulse Width High from WE# High | no<br>spec | no<br>spec | 110 |     | ns    |

#### NOTE:

Erratum timing for t<sub>WHEL1</sub>, given above, is required only after the second WE# pulse in a WE# controlled write sequence.

Basically, these new errata specifications for WE#-controlled writes require the system timing to:

- 1. Take CE# to logic high no earlier than WE# goes high and no later than 5 ns after WE# goes high.
- 2. Hold CE# high for at least 110 ns, starting from the time WE# goes high.

Affected Parameters for CE#-Controlled Writes

|                    |                                                                     | Datasheet Errata |            | ata |     |       |
|--------------------|---------------------------------------------------------------------|------------------|------------|-----|-----|-------|
| Symbol             | Parameter                                                           | Min              | Max        | Min | Max | Units |
| t <sub>EHEL1</sub> | CE# Pulse Width High from WE# or CE#<br>High, whichever occurs last | 20               | no<br>spec | 110 |     | ns    |

NOTE:

The erratum timing for t<sub>EHEL1</sub>, given above, is required only after the second CE# pulse in a CE# controlled write sequence.

A system can also use the alternative CE#-controlled writes with the specifications given in the datasheet with the addition of  $t_{\text{EHEL1}}$ , which must have a pulse width of 110 ns, as shown above.

These timing specifications must be met for proper operation of the device. The flash memory chip select must go inactive within 5 ns of a program/erase operation and remain inactive for a period of 110 ns before going active again. Consider the following options for meeting the  $t_{WHEL1}$  or  $t_{EHEL1}$  requirement:

- 1. Follow a program/erase two-write sequence with an access to another memory so as not to decode the flash memory chip select for the required period of time.
- Insert one or more no-op commands following a program/erase two-write sequence, again to ensure the flash memory chip select is disabled for the required period of time.

Depending on your system implementation, the  $t_{WHEH}$  requirement may require additional logic to ensure the required  $t_{WHEH}$  timing. Evaluate your system timing to ensure the new write requirements can be met. This erratum has been fixed in B-step material.

#### B. Address Timing Erratum

Due to a logic timing problem, new timing restrictions may be necessary on the lowest order address pin. This pin is the  $A_{-1}$  address pin for 28F400 products in x8-mode and the  $A_{10}$  address pin for 28F004 x8-only products. The timing waveforms and specifications follow:

| Product | Affected Pin                 |
|---------|------------------------------|
| 28F400  | A <sub>-1</sub> (in x8 mode) |
| 28F004  | A <sub>10</sub>              |





### Timing Waveform for WE#-Controlled Writes

#### Timing Waveform for CE#-Controlled Writes

|                   |                                                                                                | Datasheet |     | Erra | itum |      |
|-------------------|------------------------------------------------------------------------------------------------|-----------|-----|------|------|------|
| Symbol            | Parameter                                                                                      | Min       | Max | Min  | Max  | Unit |
| t <sub>WHAX</sub> | Address Hold Time from WE# High (unaffected pins)                                              | 10        |     |      |      | ns   |
|                   | Address Hold Time from WE# High (affected pin: $A_{-1}$ for 28F400 in x8, $A_{10}$ for 28F004) | 10        |     | 40   |      | ns   |

#### Affected Parameters for WE#-Controlled Writes

#### Affected Parameters for CE#-Controlled Writes

|                   |                                                                                                | Datasheet |     | Erra | itum |      |
|-------------------|------------------------------------------------------------------------------------------------|-----------|-----|------|------|------|
| Symbol            | Parameter                                                                                      | Min       | Max | Min  | Max  | Unit |
| t <sub>EHAX</sub> | Address Hold Time from CE# High (unaffected pins)                                              | 10        |     |      |      | ns   |
|                   | Address Hold Time from CE# High (affected pin: $A_{-1}$ for 28F400 in x8, $A_{10}$ for 28F004) | 10        |     | 40   |      | ns   |

This new erratum specification requires the system timing in x8-mode to hold the affected address pin valid for 40 ns from the time WE# goes high (for WE#-controlled writes) or from the time CE# goes high (for CE#-controlled writes).

These timing specifications must be met for proper operation of the device. Additional logic may be needed to meet these requirements.

**STATUS:** This erratum has been fixed in B-step material. Refer to Summary Table of Changes to determine the affected stepping.

**AFFECTED PRODUCTS:** All A-step material is affected depending on operating mode (see table below). B-step material has been fixed.

| Thes                                                                                                                                                                | e products | under t | hese operati                                                                                             | ng conditions |                 |      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------|----------------------------------------------------------------------------------------------------------|---------------|-----------------|------|
| Name                                                                                                                                                                | Package    | Step    | Marking                                                                                                  | Vcc           | V <sub>PP</sub> | Temp |
| E28F004BV-T/B,<br>PA28F400BV-T/B,<br>E28F400BV-T/B,<br>E28F400BV-T/B,<br>TE28F004BV-T/B,<br>TE28F400BV-T/B,<br>TE28F400BV-T/B,<br>TE28F400BV-T/B,<br>AB28F400BR-T/B | All        | A       | No ninth digit on<br>topside FPO mark<br>or<br>Ninth digit of topside<br>FPO mark = "A" or<br>"F" or "C" | All           | All             | All  |

## 9. Third Write-Pulse tWHWL/tEHEL Specification Erratum

**PROBLEM:** This erratum affects designs issuing program or erase commands to the flash device with  $V_{CC} = 2.7V-3.6V$  or  $3.3 \pm 0.3V$ . Operation with  $V_{CC} = 5V \pm 10\%$  is not affected. Program and erase functions are initiated using a two-write sequence, with the Program or Erase Setup command being written to the part, then the data program or erase confirm being written on the next cycle after a time  $t_{WHWL1}$  ( $t_{EHEL1}$  for CE#-controlled writes) between the write low pulses. Following the second write in a two-write sequence; the WE# (CE#) signal must stay high for 35 ns before going low again for a third write pulse, shown as the  $t_{WHWL2}$  ( $t_{EHEL2}$ ) on the right in the below. The value of  $t_{WHWL1}$  ( $t_{EHEL1}$ ) between the first and second write in the sequence remains at its datasheet specification. The specified and erratum values are shown in the table which follows.







Timing Waveform Showing Two t<sub>EHEL</sub> Specifications

# intel

|                                            | Product | BV   |                         |        |    |    |  |
|--------------------------------------------|---------|------|-------------------------|--------|----|----|--|
|                                            | Vcc     |      | 2.7V-3.6V or 3.3 ± 0.3V |        |    |    |  |
| Parameter                                  | Load    |      | 50 pF                   |        |    |    |  |
|                                            |         | Spec | Errata                  | Errata |    |    |  |
| t <sub>WHWL2</sub> (min, third write only) |         | 20   | 40                      | 30     | 40 | ns |  |
| t <sub>EHEL2</sub> (min, third write only) |         |      | 40                      | 30     | 40 | ns |  |

**IMPLICATION:** Violating the errata conditions described in this erratum can cause the Write State Machine to abort the program or erase operation in progress and report a successfully completed operation in the Status Register, although in reality, the operation has not completed successfully.

**WORKAROUND:** Note, however, that even without this erratum, it is not useful for the system to write to the flash device after a program sequence until the Status Register reports that the program operation has completed, since the State Machine is designed to ignore all instructions while a program operation is in progress. Writing the Status Register Read command to the device is not necessary since the device defaults to outputting Status Register data while the program operation is in progress. In the case of an erase operation, the only valid command that should be written to the device while an erase operation is in progress is the Erase Suspend command. In this situation, the system must wait for the erratum value of  $t_{WHWL2}$  ( $t_{EHEL2}$ ) before requesting an Erase Suspend.

**STATUS:** This is a permanent change. Refer to Summary Table of Changes to determine the affected steppings.

| AFFECTED PRODUCTS: All A-,                          | В-, С | - and | D-step | materials | are | affected | when | using |
|-----------------------------------------------------|-------|-------|--------|-----------|-----|----------|------|-------|
| $V_{CC} = 3.3 \pm 0.3 V \text{ or } 2.7 V - 3.6 V.$ |       |       |        |           |     |          |      |       |

| Thes                                                                                                                                          | under ti | nese operatii         | ng conditions                                                                                                                    |                               |                 |      |
|-----------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------------|------|
| Name                                                                                                                                          | Package  | Step                  | Marking                                                                                                                          | Vcc                           | V <sub>PP</sub> | Temp |
| E28F004BV-T/B,<br>PA28F400BV-T/B,<br>E28F400BV-T/B,<br>E28F400BV-T/B,<br>TE28F004BV/BE,<br>TE28F400BV-T/B,<br>TE28400CV/CE,<br>TE28F400BV-T/B | All      | A<br>B<br>C<br>D<br>E | No ninth digit on<br>topside FPO mark<br>or<br>ninth digit of topside<br>FPO mark = one of:<br>A, F, C, D, E, G, Q,<br>J, T or Y | 2.7V-3.6V<br>or<br>3.3 ± 0.3V | All             | All  |

### 10. Extended Temperature Programming Limitations

**PROBLEM:** Affected material has the following limitations on operating parameters:

| Parameter                                 | Min | Max | Unit |
|-------------------------------------------|-----|-----|------|
| Extended Temperature Range (Program only) | 0   | +85 | °C   |

Because on-chip program circuitry is sensitive to very low temp operation, this material must be programmed within the temperature range of  $0^{\circ}$ C to +85°C. Read and erase operation is unaffected over the full extended temperature operating range (-40°C to +85°C).

**IMPLICATION:** This erratum limits the temperature range over which affected material can be programmed.

**WORKAROUND:** Contact your Intel representative for workaround information.

**STATUS:** This errata has been fixed on the C- and D-steppings. Refer to Summary Table of Changes to determine the affected stepping.

**AFFECTED PRODUCTS:** All A- and B-step materials are affected when using  $V_{CC} = 3.3 \pm 0.3V$  and programming over T =  $-40^{\circ}$ C to  $0^{\circ}$ C. Products using commercial temperature, or not programming over this temperature range are not affected.

| These products are affected                                            |         |        |                                                                                                                 | under ti   | nese operati    | ng conditions |
|------------------------------------------------------------------------|---------|--------|-----------------------------------------------------------------------------------------------------------------|------------|-----------------|---------------|
| Name                                                                   | Package | Step   | Marking                                                                                                         | Vcc        | V <sub>PP</sub> | Temp          |
| TE28F004BV-T/B,<br>TB28F400BV-T/B,<br>TE28400CV-T/B,<br>TE28F400BV-T/B | All     | A<br>B | No ninth digit on<br>topside FPO mark<br>or<br>Ninth digit of topside<br>FPO mark = one of:<br>A, F, C, D, or E | 3.3 ± 0.3V | All             | -40°C to 0°C  |

### 11. Low-Voltage Erase Time/Current Erratum

**PROBLEM:** Block erase times for affected material may intermittently exceed erase time and I<sub>PPE</sub> current specifications when operating with  $V_{CC} = 3.3 \pm 0.3V$  and  $V_{PP} = 5V \pm 10\%$  over specified cycling limits. Typical erase times are not affected. The increased erase time and I<sub>PPE</sub> erase current only occur together and do not occur independently of each other. The errata erase times and currents are indicated between the thickened lines, in the tables which follow.

| Parameter                                 | DS Spec | Errata | Unit |
|-------------------------------------------|---------|--------|------|
| Maximum Block Erase Time (Boot/Parameter) | 7       | 20     | s    |
| Maximum Block Erase Time (Main)           | 14      | 20     | S    |

#### Errata Erase Times (V<sub>CC</sub> = 3.3 $\pm$ 0.3V, V<sub>PP</sub> = 5V $\pm$ 10%

#### Errata IPPE Specification (V<sub>CC</sub> = 3.3 $\pm$ 0.3V, V<sub>PP</sub> = 5V $\pm$ 10%

| Parameter                                 | DS Spec | Errata | Unit |
|-------------------------------------------|---------|--------|------|
| IPPE (max, during errata occurrence only) | 30      | 40     | mA   |

**IMPLICATION:** Applications operating under the affected conditions may intermittently see longer than normal erase times, accompanied by increased erase current.

WORKAROUND: Ensure that system operation is not affected by errata parameters.

**STATUS:** This errata has been fixed on later B-step (ninth digit = "E") and C-/D-step parts. Refer to Summary Table of Changes to determine the affected stepping.

**AFFECTED PRODUCTS:** Early B-, C-, and D-step material is affected when erasing at  $V_{CC} = 3.3 \pm 0.3V$  and  $V_{PP} = 5V \pm 10\%$ .

| Thes                                                                                                                          | e products                | under tl                   | hese operatii                                                                                                       | ng conditions |                 |      |
|-------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------|---------------|-----------------|------|
| Name                                                                                                                          | Name Package Step Marking |                            |                                                                                                                     |               | V <sub>PP</sub> | Temp |
| E28F004BV-T/B,<br>PA28F400BV-T/B,<br>E28F400BV-T/B,<br>E28F400BV-T/B,<br>TE28F004BV-T/B,<br>TE28F400BV-T/B,<br>TE28400CV-T/B, | All                       | Early<br>B or<br>C or<br>D | Ninth digit of topside<br>FPO mark = "D" or<br>"G" or "J" is affected.<br>"E," "Q," and "T"<br>materials are fixed. | 3.3 ± 0.3V    | 5V ± 10%        | All  |

#### NOTE:

Designs not using B-step material or the 3V V<sub>CC</sub> / 5V V<sub>PP</sub> voltage combination are not affected. All B-step units of the listed products that meet the application and marking criteria are affected. A-step is not affected.

## 12. BE/CE/BV/CV 5V Vcc Extended Temperature Limitation

#### PROBLEM

The operating temperature for affected material is limited to  $0^{\circ}$ C - +85°C when using V<sub>CC</sub> = 5V ± 10%. This is detailed in the table below.

| Parameter                                                             | Min | Max | Unit |
|-----------------------------------------------------------------------|-----|-----|------|
| Extended Temperature Range ( $V_{CC} = 5V \pm 10\%$ or $5V \pm 5\%$ ) | 0   | +85 | °C   |

When using 5V V<sub>CC</sub>, the chip must be operated within the temperature range of 0°C to +85°C. Low voltage operation ( $3.3\pm0.3$ V or 2.7-3.6V) is unaffected and can be used over the full extended temperature operating range (-40°C to +85°C). Note that if the flash pin CE# is permanently tied low (enabled), then this erratum does not apply.

#### IMPLICATION

This erratum limits the temperature range over which affected material can be used at 5V  $V_{\text{CC}}.$ 

#### WORKAROUND

Ensure the erratum temperature requirements are not violated when using 5V  $V_{CC}$ . Contact your Intel representative for additional workaround options.

#### STATUS

This erratum has been modified to include -BV/CV suffix products as well as the -BE/CE products originally covered. This erratum has been fixed in new production material. However, shipments of affected products may contain fixed and unfixed material through October 1996. Fixed material can be identified a "T" in the ninth digit of the topside FPO mark. Refer to Summary Table of Changes to determine the affected stepping.

#### AFFECTED PRODUCTS

Only initial limited production D-Step -BE/CE/BV/CV material (identified by a "J" in the ninth digit of the topside FPO mark) is affected by this erratum when operating at 5V V<sub>CC</sub>. All A-, B-, C-, and later D-step materials (ninth digit = "T") are **unaffected**. Applications not using 5V V<sub>CC</sub> or sub  $-0^{\circ}$ C temperatures are not affected.

| Thes                                                                                                                            | These products are affected              |         |                                          |                     |     | ng conditions |
|---------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|---------|------------------------------------------|---------------------|-----|---------------|
| Name Package Step Marking                                                                                                       |                                          | Marking | Vcc                                      | Temp                |     |               |
| TE28F004BE-T/B,<br>TB28F400CE-T/B,<br>TE28F004BV-T/B,<br>TB28F400BV-T/B,<br>TE28400CV-T/B,<br>TE28F400BV-T/B,<br>AB28F400BV-T/B | 40-TSOP<br>44-PSOP<br>48-TSOP<br>56-TSOP | D       | Ninth digit of topside<br>FPO mark = "J" | 5V ± 5%<br>5V ± 10% | All | -40°C to 0°C  |

# **SPECIFICATION CHANGES**

## 1. New t<sub>PLPH</sub> Specification Definition and Values

**PROBLEM:** This item defines a new specification that will be added to the datasheet. This specification is t<sub>PLPH</sub> and is defined as the minimum time that RP# must be held low in order to produce a valid reset of the device.

The first data row of the table below lists  $t_{PLPH}$  values for A-step material and the second data row lists  $t_{PLPH}$  values for B-step material.



Timing Diagram for tPLPH Specification

**IMPLICATION:** Systems that are not asserting the reset signal low longer than t<sub>PLPH</sub> may not be properly resetting the flash component.

**AFFECTED PRODUCTS:** While both A-step and B-step materials are affected, note that the parameter values for  $t_{PLPH}$  are different between A-step and B-step. Reference the identification information for clarification on distinguishing between steppings.

Data

## 2. New t<sub>PLQZ</sub> Specification Definition and Values

**PROBLEM:** This item defines a new specification that will be added to the datasheet. This specification is  $t_{PLQZ}$  and is defined as the maximum time after RP# goes to logic low until the flash data pins go to high-impedance state. The first data row of the table below lists  $t_{PLQZ}$  values for A-step material and the second data row lists  $t_{PLQZ}$  values for B-step material. (typical output loads)

| Specification                                                              | $V_{CC} = 3.3 \pm 0.3 V$ | V <sub>CC</sub> = 5V ± 10% | Units |
|----------------------------------------------------------------------------|--------------------------|----------------------------|-------|
| t <sub>PLQZ</sub> (RP# Low to Output High Z) A-Step                        | 250                      | 250                        | ns    |
| t <sub>PLOZ</sub> (RP# Low to Output High Z) <b>B-, C-, D-, E-</b><br>Step | 150                      | 60                         | ns    |
| RP#                                                                        | t <sub>PLQZ</sub>        |                            |       |

#### AC Characteristics: Read Only Operations

## Timing Diagram for tPLQZ Specification

**IMPLICATION:** Because the flash requires a time  $t_{PLQZ}$  after reset goes low until the data pins go to high-impedance, systems that do not meet this specification may have problems with bus contention.

**AFFECTED PRODUCTS:** While both A-step and B-step material are affected, note that the parameter values for  $t_{PLQZ}$  are different between A-step and B-step. Reference the identification information for clarification on distinguishing between steppings.

## 3. I<sub>OH</sub>/I<sub>OL</sub> Spec Change in 2.7V and 3.3V Ranges

**PROBLEM:** The output current specs  $I_{OH}/I_{OL}$  are being changed from their datasheet specifications.  $I_{OH}/I_{OL}$  are specified in the test conditions column of the V<sub>OL</sub>, V<sub>OH1</sub>, and V<sub>OH2</sub> rows of the DC Characteristics table. The table below details the changes made to the DC Characteristics table of the datasheet.

|        |                  |                            | V                       | cc   |      |                                                   |
|--------|------------------|----------------------------|-------------------------|------|------|---------------------------------------------------|
|        | Sym              | Parameter                  | 3.3 ± 0.3V<br>2.7V–3.6V |      | Unit | Test Conditions                                   |
|        |                  |                            | Min Max                 |      |      |                                                   |
| Before | V <sub>OL</sub>  | Output Low Voltage         |                         | 0.45 | V    | $V_{CC} = V_{CC}Min$ , $I_{OL} = 5.8 \text{ mA}$  |
| After  | V <sub>OL</sub>  | Output Low Voltage         |                         | 0.45 | V    | $V_{CC} = V_{CC}Min$ , $I_{OL} = 2.0 \text{ mA}$  |
| Before | V <sub>OH1</sub> | Output High Voltage (TTL)  | 2.4                     |      | V    | $V_{CC} = V_{CC}Min$ , $I_{OH} = -2.5$ mA         |
| After  | V <sub>OH1</sub> | Output High Voltage (TTL)  | 2.4                     |      | V    | $V_{CC} = V_{CC}Min$ , $I_{OH} = -2.0 \text{ mA}$ |
| Before | V <sub>OH2</sub> | Output High Voltage (CMOS) | $0.85 \times V_{CC}$    |      | V    | $V_{CC} = V_{CC}Min$ , $I_{OH} = -2.5$ mA         |
| After  | V <sub>OH2</sub> | Output High Voltage (CMOS) | $0.85 \times V_{CC}$    |      | V    | $V_{CC} = V_{CC}Min$ , $I_{OH} = -2.0 \text{ mA}$ |

**IMPLICATION:** This change can impact the number of devices that can be driven from the outputs of the flash memory (reduced fan out) due the reduced output current specs.

**AFFECTED PRODUCTS:** This specification is applicable to all products covered by this document.

## 4. t<sub>EHQZ</sub> and t<sub>GHQZ</sub> Specification Improvement

**PROBLEM:** This item improves the specifications  $t_{EHQZ}$  and  $t_{GHQZ}$ , which define how long the flash takes to get off the bus after the outputs are disabled.  $t_{EHQZ}$  specifies the latency between when CE# goes high to when the flash output drivers go to high-impedance.  $t_{GHQZ}$  specifies the latency between when OE# goes high to when the flash output drivers go to High-Z. The following table defines the new spec values, which will be included in the *1997 Flash Memory Databook*.

|                                               | V <sub>cc</sub> | 2.7V-3.6V or<br>3.3 ± 0.3V | 5V ± 5% or<br>5V ± 10% |      |
|-----------------------------------------------|-----------------|----------------------------|------------------------|------|
| Parameter                                     |                 | New Spec                   | New Spec               | Unit |
| t <sub>EHQZ</sub> (CE# High to Output High-Z) |                 | 25                         | 20                     | ns   |
| t <sub>GHQZ</sub> (OE# High to Output High-Z) |                 | 25                         | 20                     | ns   |

**IMPLICATION:** This spec improvement can eliminate the need for a bus transceiver in higher frequency designs, depending on the specific processor-memory interface.

**AFFECTED PRODUCTS:** This improvement applies to all speeds of the 28F004/400BV/CV/BE/CE products at both commercial and extended temperature.

# SPECIFICATION CLARIFICATIONS

## 1. V<sub>CC</sub> Ramp Time Clarification

**PROBLEM:** The *4-Mbit (256K x 16, 512K x 8) SmartVoltage Boot Block Flash Memory Family Datasheet* (Order 290530-001 and 290530-002, Sections 5.1 and 6.1) specifies timings for V<sub>CC</sub> voltage switching. As defined in these datasheet revisions, these timing specs,  $t_{5VPH}$  and  $t_{3VPH}$ , require RP# to be held low during a V<sub>CC</sub> ramp until 2 µs after V<sub>CC</sub> has stabilized above its minimum voltage specification. Because this requirement may be difficult to meet in a system design, this datasheet clarification defines new guidelines for V<sub>CC</sub> ramp-up and changes. Basically, the specs require a delay of 2 µs only when the V<sub>CC</sub> ramps at a rate faster than 1V/100 µs, and define the delay as the time between V<sub>CC</sub> reaching V<sub>CCMIN</sub> and the first device operation. These specs are no longer tied to the operation of the RP# pin. However, RP# = GND during power-up is still recommended to protect against spurious write signals between V<sub>LKO</sub> and V<sub>CCMIN</sub>. The new requirement is summarized in the table below:

| V <sub>CC</sub> Ramp Rate | Required Timing                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| $\leq$ 1V/100 $\mu$ s     | No delay required.                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| > 1V/100 μs               | A delay time of 2 $\mu s$ is required before any device operation is initiated, including read operations, command writes, program operations, and erase operations. The delayis measured beginning from the time V <sub>CC</sub> reaches V <sub>CCMIN</sub> (3.0V for 3.3V operation and 4.5V for 5V operation). |  |  |  |  |  |  |

#### NOTE:

- 1. These requirements must be strictly followed to guarantee all other read and write specifications.
- 2. To switch between 3.3V and 5.0V operation, the system should first transition  $V_{CC}$  from the existing voltage range to GND, and then to the new voltage. Any time the  $V_{CC}$  supply drops below  $V_{LKO}$ , the chip will be reset, aborting any operations pending or in progress.
- 3. These guidelines must be followed for any  $V_{CC}$  transition from GND.

# DOCUMENTATION CHANGES

#### 1. Input Slew Rate

**ITEM:** Two figure notes were inadvertently left out of the initial release of the 4-Mbit (256K x 16, 512K x 8) SmartVoltage Boot Block Flash Memory Family Datasheet (order 290530-001) for the affected products. The notes describe test conditions and specify that input signal rise and fall times (from 10% to 90%) must be less than 10 ns. The table below contains the missing notes and to which figure numbers they apply. Please evaluate possible impact on system designs. These notes have been added to the next revision of the datasheet.

| Figure<br>Number | Text of Missing Note                                                                                                                                                                                                                                                                                                                                                  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13, 23           | AC test inputs are driven at V <sub>OH</sub> (2.4 V <sub>TTL</sub> ) for a logic 1 and V <sub>OL</sub> (0.45 V <sub>TTL</sub> ) for a logic 0. Input timing begins at V <sub>IH</sub> (2.0 V <sub>TTL</sub> ) and V <sub>IL</sub> (0.8 V <sub>TTL</sub> ). Output timing ends at V <sub>IH</sub> and V <sub>IL</sub> . Input rise and fall times (10% to 90%) <10 ns. |
| 15, 25           | AC test inputs are driven at 3.0V for a logic 1 and 0.0V for a logic 0. Input timing begins, and output timing ends, at 1.5V. Input rise and fall times (10% to 90%) <10 ns.                                                                                                                                                                                          |

### 2. Capacitance Specifications

**ITEM:** This addendum adds the capacitance values in the table below to the datasheets for the affected material. Please evaluate possible impact on system designs. These notes will be added to the next revision of the datasheet.

#### Capacitance $T_A = 25^{\circ}C$ , f = 1 MHz

| Symbol | Parameter Typ      |    | Max | Unit | Conditions     |  |
|--------|--------------------|----|-----|------|----------------|--|
| CIN    | Input Capacitance  | 6  | 8   | pF   | $V_{IN} = 0V$  |  |
| COUT   | Output Capacitance | 10 | 12  | pF   | $V_{OUT} = 0V$ |  |

NOTE:

Sampled, not 100% tested.

## 3. Maximum Erase Time Specifications

**ITEM:** This addendum adds the maximum erase time values in the table below to the datasheets for the affected material. Previously, only typical numbers were given in the datasheet. This information will be added to the next revision of the datasheet.

| VPP                     |          |              | 5V ± | 10%  |              |              | 12V  | ± 5% |     |      |
|-------------------------|----------|--------------|------|------|--------------|--------------|------|------|-----|------|
|                         | Vcc      | <b>3.3</b> ± | 0.3V | 5V ± | 1 <b>0</b> % | <b>3.3</b> ± | 0.3V | 5V ± | 10% |      |
| Parameter               |          | Тур          | Max  | Тур  | Max          | Тур          | Max  | Тур  | Max | Unit |
| Boot/Parameter Block Er | ase Time | 0.84         | 7    | 0.8  | 7            | 0.44         | 7    | 0.34 | 7   | S    |
| Main Block Erase Time   |          | 2.4          | 14   | 1.9  | 14           | 1.3          | 14   | 1.1  | 14  | S    |

NOTES:

1. Max erase times are specified under worst case conditions. The max erase times are tested at the same value independent of  $V_{CC}$  and  $V_{PP}$ . See Note 2 for typical conditions.

2. Typical conditions are +25°C with V<sub>CC</sub> and V<sub>PP</sub> at the center of the specified voltage range. Production programming using V<sub>CC</sub> = 5.0V, V<sub>PP</sub> = 12.0V typically results in a 60% reduction in programming time.

## 4. Datasheet Erratum (WP# Description)

**ITEM:** Revisions -002 and -003 of the *4-Mbit (256K x 16, 512K x 8) SmartVoltage Boot Block Flash Memory Family Datasheet* contain an editing error in the pin description for the WP# pin (Section 1.5, Table 2). The error is in the last "NOTE" paragraph of that description. The sentence, "This pin is not available on the 44-lead PSOP package," is not applicable to the 4-Meg product and should not be there. (This was an accidental carry-over from the *8-Mbit (512K x 16,1024K x 8) SmartVoltage Boot Block Flash Memory Family Datasheet.*) The corrected paragraph will read: "**NOTE:** This feature is overridden and the boot block unlocked when RP# is at V<sub>HH</sub>. See Section 3.4 for details on write protection."

This erratum will be corrected in the next revision of the datasheet.

### 5. Removal of Maximum Byte/Word Program Time Specifications

**ITEM:** In the previous revision of this Specification Update (297595-012), this addendum was included to add the maximum programming times for byte/word writes. It was stated that this addendum would be added to the datasheets for the affected product. Since that publication, it has been determined that further testing is required before this parameter can be guaranteed. It is recommended that this specification not be used when designing your application. When more information becomes available, it will be published in future Specification Updates and datasheets.

|                   | $5V \pm 10\%$ |        |                                  |        |               |        | 12V ± 5%  |        |                                |        |                                 |        |      |
|-------------------|---------------|--------|----------------------------------|--------|---------------|--------|-----------|--------|--------------------------------|--------|---------------------------------|--------|------|
| Parameter         | 2.7V-3.6V     |        | $\textbf{3.3} \pm \textbf{0.3V}$ |        | $5V \pm 10\%$ |        | 2.7V-3.6V |        | $\textbf{3.3}\pm\textbf{0.3V}$ |        | $\textbf{5V} \pm \textbf{10\%}$ |        | Unit |
|                   | Тур           | Max    | Тур                              | Max    | Тур           | Max    | Тур       | Max    | Тур                            | Max    | Тур                             | Max    |      |
| Byte Program Time | 11            | note 3 | 10                               | note 3 | 10            | note 3 | 8.8       | note 3 | 8                              | note 3 | 8                               | note 3 | μs   |
| Word Program Time | 14.3          | note 3 | 13                               | note 3 | 13            | note 3 | 8.8       | note 3 | 8                              | note 3 | 8                               | note 3 | μs   |

#### **Program Timings (Commercial and Extended Temperature)**

NOTES:

1. Typical conditions are +25°C with V<sub>CC</sub> and V<sub>PP</sub> at the center of the specified voltage range. Production programming using V<sub>CC</sub> = 5.0V, V<sub>PP</sub> = 12.0V typically results in a 60% reduction in programming time.

2. Maximum program timings apply only to the two parameter blocks and the 96-KB main block.

3. This value was previously 100 µs, but will now remain unspecified until further notice.