

# Intel® 815P Chipset Platform

For Use with Universal Socket 370

**Design Guide** 

September 2001

Document Number: 298592-001



Information in this document is provided in connection with Intel<sup>®</sup> products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The Intel® 815P chipset may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

 $l^2C$  is a two-wire communications bus/protocol developed by Philips. SMBus is a subset of the  $l^2C$  bus/protocol and was developed by Intel. Implementations of the  $l^2C$  bus/protocol may require licenses from various entities, including Philips Electronics N.V. and North American Philips Corporation.

Alert on LAN is a result of the Intel-IBM Advanced Manageability Alliance and a trademark of IBM

Copies of documents which have an ordering number and are referenced in this document, or other Intel literature, may be obtained from:

Intel Corporation

www.intel.com

or call 1-800-548-4725

Intel, Pentium, Celeron, MMX and the Intel logo are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries.

\*Other names and brands may be claimed as the property of others.

Copyright © 2001, Intel Corporation



## **Contents**

| 1 | Introd                                                                 | uction              |                    |                                                       | 13 |
|---|------------------------------------------------------------------------|---------------------|--------------------|-------------------------------------------------------|----|
|   | 1.1                                                                    | Design              | Guide and 0        | Chipset Basic Information                             | 13 |
|   | 1.2                                                                    | .2 Terminology      |                    |                                                       |    |
|   | 1.3                                                                    | <del></del>         |                    |                                                       |    |
|   | 1.4                                                                    | 1.4 System Overview |                    |                                                       |    |
|   |                                                                        | 1.4.1               |                    | eatures                                               |    |
|   |                                                                        | 1.4.2               |                    | nt Features                                           |    |
|   |                                                                        |                     | 1.4.2.1            | Intel® 82815P Memory Controller Hub (MCH)             |    |
|   |                                                                        |                     | 1.4.2.2            | Intel® 815 to 815P Signal Name Changes                |    |
|   |                                                                        |                     | 1.4.2.3            | Intel® 82801AA I/O Controller Hub (ICH)               |    |
|   |                                                                        |                     | 1.4.2.4            | Firmware Hub (FWH)                                    |    |
|   |                                                                        | 1.4.3               |                    | nitiatives                                            |    |
|   |                                                                        |                     | 1.4.3.1            | Universal Socket 370 Design                           |    |
|   |                                                                        |                     | 1.4.3.2<br>1.4.3.3 | PC 133 Accelerated Hub Architecture Interface         |    |
|   |                                                                        |                     | 1.4.3.3            | Internet Streaming SIMD Extensions                    |    |
|   |                                                                        |                     | 1.4.3.5            | AGP 2.0                                               |    |
|   |                                                                        |                     | 1.4.3.6            | Manageability                                         |    |
|   |                                                                        |                     | 1.4.3.7            | AC '97                                                |    |
|   |                                                                        |                     | 1.4.3.8            | Low-Pin-Count (LPC) Interface                         |    |
| 2 | Gene                                                                   | ral Design          | Considerat         | ions                                                  | 27 |
|   | 2.1 Nominal Board Stackup                                              |                     |                    |                                                       |    |
|   | 2.2                                                                    | Future I            | Designs Red        | quire Pull-Ups and Pull-Downs on Any Unused Input and |    |
|   | 2.3 Support for P-MOS Kicker "ON": SMAA[9] Is Strapped High by an Inte |                     |                    |                                                       |    |
|   |                                                                        | 50 kΩ F             | Pull-Up Resi       | stor                                                  | 28 |
| 2 | Comp                                                                   | onent Ou            | adrant Lava        | uts                                                   | 20 |
| 3 | Comp                                                                   | oneni Qu            | adrant Layo        | uis                                                   | 29 |
| 4 | Unive                                                                  | rsal Socke          | et 370 Desig       | ın                                                    | 31 |
|   | 4.1                                                                    | Univers             | al Socket 37       | 70 Definitions                                        | 31 |
|   | 4.2                                                                    | Process             | sor Desian F       | Requirements                                          | 33 |
|   |                                                                        | 4.2.1               |                    | niversal Socket 370 Design with Incompatible MCH      |    |
|   |                                                                        | 4.2.2               |                    | the Processor at the Socket                           |    |
|   |                                                                        | 4.2.3               | Setting the        | e Appropriate Processor VTT Level                     | 35 |
|   |                                                                        | 4.2.4               |                    | essor Pin AG1                                         |    |
|   |                                                                        | 4.2.5               |                    | the Processor at the MCH                              |    |
|   |                                                                        | 4.2.6               |                    | ng Non-VTT Processor Pins                             |    |
|   |                                                                        | 4.2.7               |                    | Reference                                             |    |
|   |                                                                        | 4.2.8               |                    | r Signal PWRGOOD                                      |    |
|   |                                                                        | 4.2.9<br>4.2.10     |                    | ck Voltage Switching Requirements                     |    |
|   |                                                                        | <del>4</del> .∠. IU | GILKER             | 1 Upuluy aliu Layuul                                  | 4∠ |



|   | 4.3    | Power Sequencing on Wake Events                                                    |    |
|---|--------|------------------------------------------------------------------------------------|----|
|   |        | 4.3.1 Gating of Intel® CK-815 to VTTPWRGD                                          |    |
|   |        | 4.3.2 Gating of PWROK to ICH                                                       | 44 |
| 5 | Syster | m Bus Design Guidelines                                                            | 45 |
|   | 5.1    | System Bus Routing Guidelines                                                      | 45 |
|   |        | 5.1.1 Initial Timing Analysis                                                      |    |
|   | 5.2    | General Topology and Layout Guidelines                                             |    |
|   |        | 5.2.1 Motherboard Layout Rules for AGTL/AGTL+ Signals                              |    |
|   |        | 5.2.2 Motherboard Layout Rules for Non-AGTL/AGTL+ (CMOS) Signals                   | 50 |
|   |        | 5.2.3 THRMDP and THRMDN                                                            |    |
|   | - 0    | 5.2.4 Additional Routing and Placement Considerations                              |    |
|   | 5.3    | Electrical Differences for Universal PGA370 Designs                                |    |
|   |        | 5.3.1 THERMTRIP Circuit                                                            |    |
|   |        | 5.3.1.1 THERMTRIP Timing 5.3.1.2 THERMTRIP Support for 0.13 Micron Technology      | 53 |
|   |        | Processors, A-1 Stepping                                                           | 53 |
|   | 5.4    | PGA370 Socket Definition Details                                                   |    |
|   | 5.5    | BSEL[1:0] Implementation Differences                                               |    |
|   | 5.6    | CLKREF Circuit Implementation                                                      |    |
|   | 5.7    | Undershoot/Overshoot Requirements                                                  |    |
|   | 5.8    | Processor Reset Requirements                                                       |    |
|   | 5.9    | Processor PLL Filter Recommendations                                               |    |
|   | 0.0    | 5.9.1 Topology                                                                     |    |
|   |        | 5.9.2 Filter Specification                                                         |    |
|   |        | 5.9.3 Recommendation for Intel Platforms                                           | 63 |
|   |        | 5.9.4 Custom Solutions                                                             |    |
|   | 5.10   | Voltage Regulation Guidelines                                                      |    |
|   | 5.11   | Decoupling Guidelines for Universal PGA370 Designs                                 |    |
|   |        | 5.11.1 VCC <sub>CORE</sub> Decoupling Design                                       |    |
|   |        | 5.11.2 VTT Decoupling Design                                                       |    |
|   | 5.12   | 5.11.3 VREF Decoupling Design Thermal Considerations                               |    |
|   | J. 1Z  | 5.12.1 Heatsink Volumetric Keep-Out Regions                                        |    |
|   |        | 5.12.2 Fan Heatsink Keep-Out Adherence for Future Boxed Intel <sup>®</sup> Celeron |    |
|   |        | Processors                                                                         |    |
|   | 5.13   | Debug Port Changes                                                                 | 70 |
| 6 | System | m Memory Design Guidelines                                                         | 71 |
| O | 6.1    | System Memory Routing Guidelines                                                   |    |
|   | 6.2    | System Memory 2-DIMM Design Guidelines                                             |    |
|   | 0.2    | 6.2.1 System Memory 2-DIMM Connectivity                                            |    |
|   |        | 6.2.2 System Memory 2-DIMM Layout Guidelines                                       |    |
|   | 6.3    | System Memory 3-DIMM Design Guidelines                                             |    |
|   | 0.0    | 6.3.1 System Memory 3-DIMM Connectivity                                            |    |
|   |        | 6.3.2 System Memory 3-DIMM Layout Guidelines                                       |    |
|   | 6.4    | System Memory Decoupling Guidelines                                                | 77 |
|   | 6.5    | Compensation                                                                       | 78 |
| 7 | AGP [  | Design Guidelines                                                                  | 70 |
| • | 7.1    | AGP Interface                                                                      |    |
|   | 7.1    | / (OI III(OI)(III(O)                                                               |    |

# intel

|   |        | 7.1.1          | AGP Universal Retention Mechanism (RM)                                       | 80  |
|---|--------|----------------|------------------------------------------------------------------------------|-----|
|   | 7.2    | AGP 2.0        |                                                                              | 82  |
|   |        | 7.2.1          | AGP Interface Signal Groups                                                  | 82  |
|   | 7.3    | Standard       | d AGP Routing Guidelines                                                     | 83  |
|   |        | 7.3.1          | 1X Timing Domain Routing Guidelines                                          |     |
|   |        | 7.0.1          | 7.3.1.1 External AGP Card Motherboard Guidelines                             |     |
|   |        | 7.3.2          | 2X/4X Timing Domain Routing Guidelines                                       |     |
|   |        |                | 7.3.2.1 External AGP Card Motherboard Guidelines                             |     |
|   |        | 7.3.3          | AGP Routing Guideline Considerations and Summary                             |     |
|   |        | 7.3.4          | AGP Clock Routing                                                            |     |
|   |        | 7.3.5          | AGP Signal Noise Decoupling Guidelines                                       |     |
|   |        | 7.3.6          | AGP Routing Ground Reference                                                 |     |
|   | 7.4    |                | wn Routing Guidelines                                                        |     |
|   | 7      | 7.4.1          | 1X AGP Down Option Timing Domain Routing Guidelines                          |     |
|   |        | 7.4.2          | 2X/4X AGP Down Timing Domain Routing Guidelines                              |     |
|   |        | 7.4.3          | AGP Routing Guideline Considerations and Summary                             |     |
|   |        | 7.4.4          | AGP Clock Routing                                                            |     |
|   |        | 7.4.5          | AGP Signal Noise Decoupling Guidelines                                       |     |
|   |        | 7.4.6          | AGP Routing Ground Reference                                                 |     |
|   | 7.5    |                | Power Delivery Guidelines                                                    |     |
|   | 7.5    | 7.5.1          | VDDQ Generation and TYPEDET#                                                 |     |
|   |        | 7.5.1<br>7.5.2 | VREF Generation for AGP 2.0 (2X and 4X)                                      |     |
|   | 7.6    |                | ·                                                                            |     |
|   | 7.6    |                | al AGP Design Guidelines                                                     |     |
|   |        | 7.6.1          | Compensation                                                                 |     |
|   |        | 7.6.2          | AGP Pull-Ups                                                                 |     |
|   | 7.7    | Mothorb        | 7.6.2.1 AGP Signal Voltage Tolerance Listoard / Add-in Card Interoperability |     |
|   | 1.1    | Monerbo        | oard / Add-in Card interoperability                                          | 90  |
| 8 | Hub I  |                |                                                                              |     |
|   |        | 8.1.1          | Data Signals                                                                 | 98  |
|   |        | 8.1.2          | Strobe Signals                                                               |     |
|   |        | 8.1.3          | HREF Generation/Distribution                                                 | 98  |
|   |        | 8.1.4          | Compensation                                                                 | 99  |
| 9 | I/O St | ubsystem       |                                                                              | 101 |
|   | 9.1    | •              | face                                                                         |     |
|   | 0.1    | 9.1.1          | Cabling and Motherboard Requirements                                         |     |
|   | 9.2    | -              | etection for Ultra ATA/66                                                    |     |
|   | 9.2    |                |                                                                              |     |
|   |        | 9.2.1<br>9.2.2 | Host Side Cable Detection  Device Side Cable Detection                       |     |
|   |        | -              |                                                                              |     |
|   |        | 9.2.3<br>9.2.4 | Primary IDE Connector Requirements                                           |     |
|   |        | 9.2.4          | Secondary IDE Connector Requirements                                         |     |
|   | 0.0    |                | Layout for Both Host-Side and Device-Side Cable Detection                    |     |
|   | 9.3    |                | AO 207 D                                                                     |     |
|   |        | 9.3.1          | AC '97 Routing                                                               |     |
|   |        | 9.3.2          | AC '97 Signal Quality Requirements                                           |     |
|   | 2.4    | 9.3.3          | Motherboard Implementation                                                   |     |
|   | 9.4    | _              | ative USB Interface                                                          |     |
|   | 9.5    |                | Controller)                                                                  |     |
|   | 9.6    | SMBus .        |                                                                              | 114 |
|   | 9.7    | PCI            |                                                                              | 114 |
|   |        |                |                                                                              |     |



|    | 9.8    | LPC/FWF                  | 1                                                     | 115 |  |
|----|--------|--------------------------|-------------------------------------------------------|-----|--|
|    |        |                          | In-Circuit FWH Programming                            |     |  |
|    |        |                          | FWH V <sub>PP</sub> Design Guidelines                 |     |  |
|    | 9.9    |                          | DTO 0                                                 |     |  |
|    |        |                          | RTC Crystal                                           |     |  |
|    |        | 9.9.2                    | External CapacitorsRTC Layout Considerations          | 117 |  |
|    |        |                          | RTC External Battery Connection                       |     |  |
|    |        |                          | RTC External RTCRESET Circuit                         |     |  |
|    |        |                          | RTC Well Input Strap Requirements                     |     |  |
|    |        | 9.9.7                    | RTC Routing Guidelines                                | 119 |  |
|    |        |                          | Guidelines to Minimize ESD Events                     |     |  |
|    |        | 9.9.9                    | VBIAS and DC Voltage and Noise Measurements           | 119 |  |
| 10 | Clocki | ng                       |                                                       | 121 |  |
|    | 10.1   | 2-DIMM C                 | Clocking                                              | 121 |  |
|    | 10.2   | 3-DIMM C                 | Clocking                                              | 123 |  |
|    | 10.3   | Clock Rou                | uting Guidelines                                      | 125 |  |
|    | 10.4   | Clock Ded                | coupling                                              | 127 |  |
|    | 10.5   | Clock Driv               | ver Frequency Strapping                               | 127 |  |
|    | 10.6   | Clock Ske                | ew Assumptions                                        | 128 |  |
|    | 10.7   | Intel <sup>®</sup> CK-   | -815 Power Gating on Wake Events                      | 129 |  |
| 11 | Powei  | Delivery                 |                                                       | 131 |  |
|    | 11.1   | Power De                 | livery Guidelines                                     | 131 |  |
|    |        |                          | 5V Dual Switch                                        |     |  |
|    |        |                          | VTT                                                   |     |  |
|    |        |                          | 1.85 V                                                |     |  |
|    |        |                          | VDDQ                                                  |     |  |
|    |        |                          | 3.3VSB                                                |     |  |
|    | 11.2   |                          | Design Power                                          |     |  |
|    | 11.2   |                          | Pull-Up and Pull-Down Resistor Values                 |     |  |
|    | 11.3   |                          | er Supply PWRGOOD Requirements                        |     |  |
|    | 11.4   | Power Management Signals |                                                       |     |  |
|    |        |                          | Power Button Implementation                           |     |  |
|    | 11.5   |                          | 3 V Power Sequencing                                  |     |  |
|    |        |                          | VDDQ/VCC1_85 Power Sequencing                         |     |  |
|    |        |                          | 1.85 V/3.3 V Power Sequencing                         |     |  |
|    |        | 11.5.3                   | 3.3 V/V5REF Sequencing                                | 144 |  |
| 12 | Syste  | m Design C               | hecklist                                              | 145 |  |
|    | 12.1   | Design Review Checklist  |                                                       |     |  |
|    | 12.2   | 12.2 Processor Checklist |                                                       |     |  |
|    |        |                          | GTL Checklist                                         |     |  |
|    |        |                          | CMOS Checklist                                        |     |  |
|    |        |                          | TAP Checklist for 370-Pin Socket Processors           |     |  |
|    |        | 12.2.4                   | Miscellaneous Checklist for 370-Pin Socket Processors | 146 |  |

# 

|    | 12.3    | MCH CI    | hecklist                             | 148 |
|----|---------|-----------|--------------------------------------|-----|
|    |         | 12.3.1    | AGP Interface 1X Mode Checklist      | 148 |
|    |         | 12.3.2    | Designs That Do Not Use the AGP Port |     |
|    |         | 12.3.3    | System Memory Interface Checklist    |     |
|    |         | 12.3.4    | Hub Interface Checklist              |     |
|    | 12.4    | ICH Che   | ecklist                              | 150 |
|    |         | 12.4.1    | PCI Checklist                        | 150 |
|    |         | 12.4.2    | USB Checklist                        | 151 |
|    |         | 12.4.3    | AC '97 Checklist                     | 152 |
|    |         | 12.4.4    | IDE Checklist                        |     |
|    |         | 12.4.5    | Miscellaneous ICH Checklist          | 153 |
|    | 12.5    | LPC Ch    | ecklist                              | 155 |
|    | 12.6    | System    | Checklist                            | 156 |
|    | 12.7    | FWH C     | hecklist                             | 156 |
|    | 12.8    | Clock S   | ynthesizer Checklist                 | 157 |
|    | 12.9    |           | ecklist                              |     |
|    | 12.10   | Power D   | Delivery Checklist                   | 158 |
|    |         |           | Power                                |     |
| 13 | Third-F | Party Ven | dor Information                      | 161 |



## **Figures**

| Figure 1. Intel® 82815P System Block Diagram                                     | 18    |
|----------------------------------------------------------------------------------|-------|
| Figure 2. Intel® 82815P MCH Block Diagram                                        | 19    |
| Figure 3. Board Construction Example for 60 $\Omega$ Nominal Stackup             | 27    |
| Figure 4. MCH 544-Ball μBGA* CSP Quadrant Layout (Top View)                      |       |
| Figure 5. ICH 241-Ball µBGA* CSP Quadrant Layout (Top View)                      |       |
| Figure 6. Firmware Hub (FWH) Packages                                            |       |
| Figure 7. Future 0.13 Micron Socket 370 Processor Safeguard for Universal Socket | 370   |
| Designs Using A-2 MCH                                                            | 33    |
| Figure 8. Processor Detect Mechanism at Socket/TUAL5 Generation Circuit          | 34    |
| Figure 9. VTT Selection Switch                                                   | 35    |
| Figure 10. Switching Pin AG1                                                     |       |
| Figure 11. Processor Identification Strap on MCH                                 |       |
| Figure 12. VTTPWRGD Configuration Circuit                                        |       |
| Figure 13. GTL_REF/VCMOS_REF Voltage Divider Network                             |       |
| Figure 14. Resistor Divider Network for Processor PWRGOOD                        |       |
| Figure 15. Voltage Switch For APIC Clock from Clock Synthesizer to Processor     | 41    |
| Figure 16. GTLREF Circuit Topology                                               |       |
| Figure 17. Gating Power to Intel® CK-815                                         | 43    |
| Figure 18. PWROK Gating Circuit For ICH                                          |       |
| Figure 19. Topology for 370-Pin Socket Designs with Single-Ended Termination (SE | ET)48 |
| Figure 20. AGTL/AGTL+ Trace Routing                                              |       |
| Figure 21. Routing for THRMDP and THRMDN                                         | 51    |
| Figure 22. Example Implementation of THERMTRIP Circuit                           | 53    |
| Figure 23 THERMTRIP Support For A-1 Stepping 0.13 Micron Technology Celeron      | TM    |
| Processors                                                                       |       |
| Figure 24. BSEL[1:0] Circuit Implementation for PGA370 Designs                   |       |
| Figure 25. Examples for CLKREF Divider Circuit                                   |       |
| Figure 26. RESET#/RESET2# Routing Guidelines                                     |       |
| Figure 27. Filter Specification                                                  |       |
| Figure 28. Example PLL Filter Using a Discrete Resistor                          |       |
| Figure 29. Example PLL Filter Using a Buried Resistor                            |       |
| Figure 30. Core Reference Model                                                  |       |
| Figure 31. Capacitor Placement on the Motherboard                                |       |
| Figure 32. Heatsink Volumetric Keepout Regions                                   |       |
| Figure 33. Motherboard Component Keepout Regions                                 |       |
| Figure 34. Keepout Requirements for the 370-pin (Top View)                       |       |
| Figure 35. TAP Connector Comparison                                              |       |
| Figure 36. System Memory Routing Guidelines                                      |       |
| Figure 37. System Memory Connectivity (2 DIMM)                                   |       |
| Figure 38. System Memory 2-DIMM Routing Topologies                               |       |
| Figure 39. System Memory Routing Example                                         |       |
| Figure 40. System Memory Connectivity (3 DIMM)                                   |       |
| Figure 41. System Memory 3-DIMM Routing Topologies                               | 76    |
| Figure 42. Intel® 815P Chipset Platform Decoupling Example                       | 77    |
| Figure 43. Intel® 815P Chipset Platform Decoupling Example                       |       |
| Figure 44. AGP Left-Handed Retention Mechanism                                   |       |
| Figure 45. AGP Left-Handed Retention Mechanism Keepout Information               | 81    |
| Figure 46. AGP 2X/4X Routing Example for Interfaces < 6 Inches and GPA/AGP       |       |
| Solutions                                                                        |       |
| Figure 47. AGP Decoupling Capacitor Placement Example                            | ŏ/    |

# intel.

| Figure 48. AGP Down 2X/4X Routing Recommendations             | 89  |
|---------------------------------------------------------------|-----|
| Figure 49. AGP VDDQ Generation Example Circuit                |     |
| Figure 50. AGP 2.0 VREF Generation and Distribution           | 94  |
| Figure 51. Hub Interface Signal Routing Example               | 97  |
| Figure 52. Single-Hub-Interface Reference Divider Circuit     | 99  |
| Figure 53. Locally Generated Hub Interface Reference Dividers | 99  |
| Figure 54. IDE Minimum/Maximum Routing and Cable Lengths      |     |
| Figure 55. Ultra ATA/66 Cable                                 | 102 |
| Figure 56. Host-Side IDE Cable Detection                      |     |
| Figure 57. Drive-Side IDE Cable Detection                     | 105 |
| Figure 58. Resistor Schematic for Primary IDE Connectors      | 106 |
| Figure 59. Resistor Schematic for Secondary IDE Connectors    | 107 |
| Figure 60. Flexible IDE Cable Detection                       |     |
| Figure 61. Recommended USB Schematic                          |     |
| Figure 62. PCI Bus Layout Example for Four PCI Connectors     | 114 |
| Figure 63. External Circuitry of RTC Oscillator               |     |
| Figure 64. Diode Circuit to Connect RTC External Battery      |     |
| Figure 65. RTCRESET External Circuit for the ICH RTC          | 118 |
| Figure 66. Intel® 815P Platform Clock Architecture (2 DIMMs)  | 122 |
| Figure 67. Intel® 815P Platform Clock Architecture (3 DIMMs)  | 124 |
| Figure 68. Clock Routing Topologies                           | 125 |
| Figure 69. Power Delivery Map                                 | 132 |
| Figure 70. Pull-Up Resistor Example                           | 135 |
| Figure 71. G3-S0 Transition                                   | 138 |
| Figure 72. S0-S3-S0 Transition                                | 139 |
| Figure 73. S0-S5-S0 Transition                                | 140 |
| Figure 74. VDDQ Power Sequencing Circuit                      |     |
| Figure 75. Example 1.85V/3.3V Power Sequencing Circuit        | 143 |
| Figure 76. 3.3V/V5REF Sequencing Circuitry                    |     |
| Figure 77. V5REF Circuitry                                    | 159 |



## **Tables**

| Table 1. Intel® 82815 to Intel® 82815P Pin Name Changes                    | 21  |
|----------------------------------------------------------------------------|-----|
| Table 2. Processor Considerations for Universal Socket 370 Design          |     |
| Table 3. MCH Considerations for Universal Socket 370 Design                |     |
| Table 4. ICH Considerations for Universal Socket 370 Design                | 32  |
| Table 5. Clock Synthesizer Considerations for Universal Socket 370 Design  | 33  |
| Table 6. Determining the Installed Processor via Hardware Mechanisms       | 37  |
| Table 7. Intel® Pentium® III Processor AGTL/AGTL+ Parameters for Example   |     |
| Calculations                                                               | 46  |
| Table 8. Example T <sub>FLT_MAX</sub> Calculations for 133 MHz Bus         | 47  |
| Table 9. Example T <sub>FLT_MIN</sub> Calculations (Frequency Independent) | 47  |
| Table 10. Trace Guidelines for Figure 19                                   | 48  |
| Table 11. Trace Width:Space Guidelines                                     |     |
| Table 12. Routing Guidelines for Non-AGTL/Non-AGTL+ Signals                |     |
| Table 13. Processor Pin Definition Comparison                              |     |
| Table 14. Resistor Values for CLKREF Divider (3.3V Source)                 |     |
| Table 15. RESET#/RESET2# Routing Guidelines (see Figure 26)                |     |
| Table 16. Component Recommendations – Inductor                             |     |
| Table 17. Component Recommendations – Capacitor                            |     |
| Table 18. Component Recommendation – Resistor                              |     |
| Table 19. System Memory 2-DIMM Solution Space                              |     |
| Table 20. System Memory 3-DIMM Solution Space                              |     |
| Table 21. AGP 2.0 Signal Groups                                            |     |
| Table 22. AGP 2.0 Data/Strobe Associations                                 |     |
| Table 23. AGP 2.0 Routing Summary                                          |     |
| Table 24. AGP 2.0 Routing Summary                                          |     |
| Table 25. TYPDET#/VDDQ Relationship                                        |     |
| Table 26. Connector/Add-in Card Interoperability                           |     |
| Table 27. Voltage/Data Rate Interoperability                               |     |
| Table 28. AC'97 Configuration Combinations                                 | 109 |
| Table 29. Intel® CK-815 (2-DIMM) Clocks                                    | 121 |
| Table 30. Intel® CK-815 (3-DIMM) Clocks                                    |     |
| Table 31. Simulated Clock Routing Solution Space                           |     |
| Table 32. Simulated Clock Skew Assumptions                                 |     |
| Table 33. Power Delivery Terminology                                       |     |
| Table 34. Power Sequencing Timing Definitions                              |     |
| Table 35. Recommendations For Unused AGP Port                              | 149 |



## **Revision History**

| Rev. No. | Description                                                                                                                                                                                                                                                                                                                            | Date           |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| -001     | Initial Release. This document is written as an Intel <sup>®</sup> 82815P Design Guide for Use with the Universal Socket 370. This document does not replace Document Number 298252-001, which is an 82815P design guide for use only with 0.18 micron technology Intel <sup>®</sup> Celeron™ and Pentium <sup>®</sup> III processors. | September 2001 |



This page is intentionally left blank.



## 1 Introduction

## 1.1 Design Guide and Chipset Basic Information

This design guide organizes Intel's design recommendations for the Intel<sup>®</sup> 815P chipset platform for use with the Universal Socket 370. In addition to providing motherboard design recommendations such as layout and routing guidelines, this document also addresses system design issues such as thermal requirements for Intel<sup>®</sup> 82815P chipset systems.

This document contains design recommendations, debug recommendations, and a system checklist. These design guidelines have been developed to ensure maximum flexibility for board designers, while reducing the risk of board-related issues.

Consult the debug recommendations when debugging your design. However, these debug recommendations should be understood before completing board design, to ensure that the debug port, in addition to other debug features, are implemented correctly.

There is no internal graphics capability in the 82815P MCH. The 82815P uses an external AGP card only.

There are six chipsets in the 815 chipset family:

- Intel® 82815 chipset: This chipset contains the 82815 and the Intel® 82801AA ICH.
- Intel® 82815E chipset: This chipset contains the 82815E and the Intel® 82801BA ICH2.
- Intel® 82815P chipset: This chipset contains the 82815P and the 82801AA ICH. There is no internal graphics capability. This GMCH uses an AGP port only.
- Intel® 82815EP chipset: This chipset contains the 82815EP and the 82801BA ICH2. There is no internal graphics capability. This GMCH uses an AGP port only.
- Intel<sup>®</sup> 82815G chipset: This chipset contains the 82815G GMCH and 82801AA ICH. There is no AGP port capability. This GMCH uses internal graphics only.
- Intel® 82815EG chipset. This chipset contains the 82815EG GMCH and 82801BA ICH2. There is no AGP port capability. This GMCH uses internal graphics only.

The only component difference between the 82815 GMCH and the 82815E GMCH is the I/O Controller Hub. The only component difference between the 82815P GMCH and the 82815EP GMCH is the I/O Controller Hub. The only component difference between the 82815G GMCH and the 82815EG GMCH is the I/O Controller Hub.

The 815P chipset platform supports the following processors:

- Future Intel<sup>®</sup> Celeron<sup>TM</sup> and Intel<sup>®</sup> Pentium<sup>®</sup> III processors based on 0.13 micron socket 370 processors.
- Pentium III processor based on 0.18 micron technology (CPUID = 068xh).



• Celeron processor based on 0.18 micron technology (CPUID = 068xh). This applies to Celeron 533A MHz and ≥566 MHz processors.

**Note:** The system bus speed supported by the design is based on the capabilities of the processor, chipset, and clock driver.

The 815P chipset for use with the universal socket 370 is **not** compatible with the Pentium II processor (CPUID = 066xh) 370-pin socket.

## 1.2 Terminology

This section describes some of the terms used in this document. Additional power delivery term definitions are provided at the beginning of *Chapter 11*, *Power Delivery*.

| Term           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Aggressor      | A network that transmits a coupled signal to another network is called the aggressor network.                                                                                                                                                                                                                                                                                                                                                                                 |  |
| AGP            | Accelerated Graphics Port                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| AGTL/AGTL+     | Refers to processor bus signals that are implemented using either Assisted Gunning Transceiver Logic (AGTL+) or its lower voltage variant (AGTL), depending on which processor is being used.                                                                                                                                                                                                                                                                                 |  |
| Bus Agent      | A component or group of components that, when combined, represent a single load on the AGTL+ bus.                                                                                                                                                                                                                                                                                                                                                                             |  |
| Crosstalk      | The reception on a victim network of a signal imposed by aggressor network(s) through inductive and capacitive coupling between the networks.                                                                                                                                                                                                                                                                                                                                 |  |
|                | Backward Crosstalk–coupling that creates a signal in a victim network that travels in the opposite direction as the aggressor's signal.                                                                                                                                                                                                                                                                                                                                       |  |
|                | Forward Crosstalk–coupling that creates a signal in a victim network that travels in the same direction as the aggressor's signal.                                                                                                                                                                                                                                                                                                                                            |  |
|                | Even Mode Crosstalk–coupling from single or multiple aggressors when all the aggressors switch in the same direction that the victim is switching.                                                                                                                                                                                                                                                                                                                            |  |
|                | Odd Mode Crosstalk–coupling from single or multiple aggressors when all the aggressors switch in the opposite direction that the victim is switching.                                                                                                                                                                                                                                                                                                                         |  |
| MCH            | Memory Controller Hub. A component of the Intel® 815P chipset platform for use with the Universal Socket 370                                                                                                                                                                                                                                                                                                                                                                  |  |
| ICH            | Intel® 82801AA I/O Controller Hub component.                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| ISI            | Inter-symbol interference is the effect of a previous signal (or transition) on the interconnect delay. For example, when a signal is transmitted down a line and the reflections due to the transition have not completely dissipated, the following data transition launched onto the bus is affected. ISI is dependent upon frequency, time delay of the line, and the reflection coefficient at the driver and receiver. ISI can impact both timing and signal integrity. |  |
| Network Length | The distance between agent 0 pins and the agent pins at the far end of the bus.                                                                                                                                                                                                                                                                                                                                                                                               |  |



| Term                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pad                  | The electrical contact point of a semiconductor die to the package substrate. A pad is only observable in simulation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Pin                  | The contact point of a component package to the traces on a substrate such as the motherboard. Signal quality and timings can be measured at the pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Ringback             | The voltage that a signal rings back to after achieving its maximum absolute value. Ringback may be due to reflections, driver oscillations, or other transmission line phenomena.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Setup Window         | The time between the beginning of Setup to Clock (T <sub>SU_MIN</sub> ) and the arrival of a valid clock edge. This window may be different for each type of bus agent in the system.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SSO                  | Simultaneous Switching Output (SSO) Effects refers to the difference in electrical timing parameters and degradation in signal quality caused by multiple signal outputs simultaneously switching voltage levels (e.g., high-to-low) in the opposite direction from a single signal (e.g., low-to-high) or in the same direction (e.g., high-to-low). These are respectively called odd-mode switching and even-mode switching. This simultaneous switching of multiple outputs creates higher current swings that may cause additional propagation delay (or "push-out"), or a decrease in propagation delay (or "pull-in"). These SSO effects may impact the setup and/or hold times and are not always taken into account by simulations. System timing budgets should include margin for SSO effects. |
| Stub                 | The branch from the bus trunk terminating at the pad of an agent.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| System Bus           | The system bus is the processor bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Trunk                | The main connection, excluding interconnect branches, from one end agent pad to the other end agent pad.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Undershoot           | Minimum voltage observed for a signal to extend below VSS at the device pad.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Universal Socket 370 | Refers to the 815P chipset using the "universal" PGA370 socket. In general, these designs support 66/100/133 MHz system bus operation, VRM 8.5 DC-DC converter guidelines, and Intel <sup>®</sup> Celeron <sup>™</sup> processors (CPUID=068xh), Intel <sup>®</sup> Pentium <sup>®</sup> III processor (CPUID=068xh), and future Pentium III and Celeron processors using 0.13 micron technology in single-microprocessor based designs.                                                                                                                                                                                                                                                                                                                                                                  |
| Victim               | A network that receives a coupled crosstalk signal from another network is called the victim network.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



## 1.3 Reference Documents

| Document                                                                                                              | Document Number /<br>Location                                          |
|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|
| Intel® 815 Chipset Family: 82815P/82815EP Memory Controller Hub (MCH) for use with the Universal Socket 370 Datasheet | 290720<br>Intel Developer Website                                      |
| Intel® 82802AB/82802AC Firmware Hub (FWH) Datasheet                                                                   | 290658<br>Intel Developer Website                                      |
| Intel® 82801AA (ICH) and 82801AB (ICH0) I/O Controller Hub Datasheet                                                  | 290655<br>Intel Developer Website                                      |
| Pentium® III Processor Specification Update (latest revision from website)                                            | Intel Developer Website                                                |
| AP 907 Pentium <sup>®</sup> III Processor Power Distribution Guidelines                                               | 245085<br>Intel Developer Website                                      |
| Accelerated Graphics Port Specification, Revision 2.0                                                                 | http://www.intel.com/tech<br>nology/agp/agp_index.ht<br>m)             |
| PCI Local Bus Specification, Revision 2.2                                                                             | http://www.pcisig.com/sp<br>ecifications/conventional<br>pci           |
| Universal Serial Bus Specification, Revision 2.0                                                                      | http://www.usb.org/developers/usb20/                                   |
| AC '97 Component Specification, Revision 2.2 <sup>(1)</sup>                                                           | http://developer.intel.com<br>/pc-<br>supp/platform/ac97/index.<br>htm |
| Low Pin Count Interface Specification, Version 1.0                                                                    | http://www.intel.com/desi<br>gn/chipsets/industry/lpc.h<br>tm          |

NOTES: 1. Throughout this document, this specification will be referred to as AC '97 v2.2



### 1.4 System Overview

The 815P chipset for use with the Universal Socket 370 contains a Memory Controller Hub (MCH) component and I/O Controller Hub (ICH) component for desktop platforms.

The MCH provides the processor interface (optimized for future 0.13 micron technology Celeron and Pentium III socket 370 processors and the Pentium III processor (CPUID = 068xh)), DRAM interface, hub interface, and an accelerated Graphics Port (AGP) interface. It does not provide support for internal graphics. This product provides flexibility and scalability in memory subsystem performance. Competitive graphics may be scaled via an AGP card interface. PC100 SDRAM system memory may be scaled to PC133 system memory.

The Accelerated Hub Architecture interface (i.e., the chipset component interconnect) is designed into the chipset to provide an efficient, high-bandwidth communication channel between the MCH and the I/O controller hub. The chipset architecture also enables a security and manageability infrastructure through the Firmware Hub component.

An ACPI-compliant 815P chipset platform for use with the universal socket 370 can support the *Full-on (S0), Stop Grant (S1), Suspend to RAM (S3), Suspend to Disk (S4),* and *Soft-off (S5)* power management states. The chipset also supports *Wake-on-LAN*\* for remote administration and troubleshooting. The chipset architecture removes the requirement of the ISA expansion bus that was traditionally integrated into the I/O subsystem of PCIsets/AGPsets. This removes many of the conflicts experienced when installing hardware and drivers into legacy ISA systems. The elimination of ISA provides true *plug-and-play* for the platform. Traditionally, the ISA interface was used for audio and modem devices. The addition of AC '97 allows the OEM to use *software-configurable* AC '97 audio and modem coder/decoders (codecs), instead of the traditional ISA devices.

### 1.4.1 System Features

The 815P chipset for use with the Universal Socket 370 platform contains two components: the 82815P Memory Controller Hub (MCH) and the 82801AA I/O Controller Hub (ICH). The MCH integrates a 66/100/133 MHz P6 family system bus controller, 100/133 MHz SDRAM controller, and a high-speed accelerated hub architecture interface for communication with the ICH. The 815P MCH supports an external AGP (2X/4X) discrete graphics card. The ICH integrates an Ultra ATA/66 controller, USB host controller, LPC interface controller, FWH interface controller, PCI interface controller, AC '97 digital controller, and a hub interface for communication with the MCH.



Figure 1. Intel<sup>®</sup> 82815P System Block Diagram





## 1.4.2 Component Features

Figure 2. Intel<sup>®</sup> 82815P MCH Block Diagram





### 1.4.2.1 Intel® 82815P Memory Controller Hub (MCH)

- Processor/System Bus Support
  - Optimized for Celeron and Pentium III processors which use 0.13 micron technology at 133MHz system bus frequencies.
  - Support for Celeron and Pentium III processors (CPUID = 068xh) at 66MHz system bus frequency.
  - Supports 32-bit AGTL or AGTL+ bus addressing
  - Supports uniprocessor systems only
  - Utilizes AGTL and AGTL+ bus driver technology (gated AGTL/AGTL+ receivers for reduced power)

#### • Integrated DRAM controller

- 32 MB to 512 MB using 16-Mb/64-Mb/128-Mb technology
- Supports up to three double-sided DIMMS (six rows)
- 100 MHz, 133 MHz SDRAM interface
- 64-bit data interface
- Standard Synchronous DRAM (SDRAM) support (x-1-1-1 access)
- Supports only 3.3 V DIMM DRAM configurations
- No registered DIMM support
- Support for symmetrical and asymmetrical DRAM addressing
- Support for x8, x16 DRAM device width
- Refresh mechanism: CAS-before-RAS only
- Support for DIMM serial PD (presence detect) scheme via SMbus interface
- STR power management support via self-refresh mode using CKE

#### • Accelerated Graphics Port (AGP) Interface

- Supports AGP 2.0, including 4X AGP data transfers, but not the 2X/4X Fast Write protocol
- AGP universal connector support via dual-mode buffers to allow AGP 2.0 3.3 V or 1.5 V signaling
- 32-deep AGP request queue
- AGP address translation mechanism with integrated fully associative 20-entry TLB
- High-priority access support
- Delayed transaction support for AGP reads that can not be serviced immediately
- AGP semantic traffic to the DRAM is not snooped on the system bus and is therefore not coherent with the processor caches

#### • Packaging/Power

- 544 BGA with local memory port
- 1.85 V ( $\pm$  3% within margins of 1.795 V to 1.9 V) core and mixed 3.3 V, 1.5 V, and AGTL/AGTL+ I/O



## 1.4.2.2 Intel® 815 to 815P Signal Name Changes

82815 pins associated with display interface signals, digital video out/TV-out signals, and some clock, power, and ground signals have name changes. Table 1 shows the old 82815 signal name, the ball number, and the new 82815P signal name. New designs for new 815P boards should use pull-ups or pull-downs as indicated by the 815P signal name. 815 boards using 815P devices may leave the associated 815 pins in the original 815 configuration.

Table 1. Intel<sup>®</sup> 82815 to Intel<sup>®</sup> 82815P Pin Name Changes

| 815 Signal<br>Name | Ball# | 815P Signal<br>Name |
|--------------------|-------|---------------------|
| LTVDATA0           | AD16  | NC                  |
| LTVDATA1           | AF17  | NC                  |
| LTVDATA2           | AE17  | NC                  |
| LTVDATA3           | AD17  | NC                  |
| LTVDATA4           | AF18  | NC                  |
| LTVDATA5           | AD18  | NC                  |
| LTVDATA6           | AF20  | NC                  |
| LTVDATA7           | AD20  | NC                  |
| LTVDATA8           | AC20  | NC                  |
| LTVDATA9           | AF21  | NC                  |
| LTVDATA10          | AE21  | NC                  |
| LTVDATA11          | AD21  | NC                  |
| LTVBLANK#          | AB19  | NC                  |
| TVCLKIN/INT#       | AC18  | PU1.8               |
| LTVCLKOUT0         | AE19  | NC                  |
| LTVCLKOUT1         | AF19  | NC                  |
| LTVVSYNC           | AC16  | NC                  |
| LTVHSYNC           | AB17  | NC                  |

| 815 Signal<br>Name | Ball# | 815P Signal<br>Name |
|--------------------|-------|---------------------|
| LTVDA              | AA20  | PU3.3               |
| LTVCK              | AB21  | PU3.3               |
| DDCK               | AB18  | PU3.3               |
| DDDA               | AA18  | PU3.3               |
| DCLKREF            | AE24  | PD                  |
| IWASTE             | Y20   | CDG                 |
| IREF               | AD23  | PD                  |
| VSYNC              | AF22  | NC                  |
| HSYNC              | AF23  | NC                  |
| RED                | AD22  | NC                  |
| GREEN              | AE22  | NC                  |
| BLUE               | AE23  | NC                  |
| LOCLK              | R22   | NC                  |
| LRCLK              | P22   | PD                  |
| VSSDA              | Y19   | VSS                 |
| VSSDACA            | AE25  | VSS                 |
| VCCDA              | AA21  | VCCDA               |

#### NOTES:

- 1. NC = No Connect. These pins should float
- 2. PU3.3 = Pull-up to 3.3 V through a weak pull-up resistor. (8.2 kΩ to 10 kΩ resistor.) Note that these pins in an 815P platform can no longer function as GPIO(x) pins.
- 3. PD = Pull-down. These pins should be pulled down to ground through a weak pull-down resistor. (8.2 k $\Omega$  to 10 k $\Omega$  resistor.)
- 4. VSS = Connect to ground.
- 5. PU1.8 = Pull-up to 1.8 V through a weak pull-up resistor. (8.2  $k\Omega$  to 10  $k\Omega$  resistor.)
- VCCDA = VCCDA, VCCDACA1, and VCCDACA2 (using the 815 signal names.) These pins in a new platform designed to use only the 815P device provide bias to the core voltage. The original 815 VCCDA, VCCDACA1, and VCCDACA2 connections to a VCC1.8 supply must be retained in an 815P platform
- CDG = Connect directly to ground. IWASTE (Ball# Y20) does not require a pull-down resistor. Connect this pin directly to ground.



### 1.4.2.3 Intel® 82801AA I/O Controller Hub (ICH)

The I/O Controller Hub provides the I/O subsystem with access to the rest of the system, as follows:

- Upstream accelerated hub architecture interface for access to the MCH
- PCI 2.2 interface (6 PCI Request/Grant pairs)
- Bus master IDE controller; supports Ultra ATA/66
- USB controller
- I/O APIC
- SMBus controller
- FWH interface
- LPC interface
- AC '97 v2.2 interface
- Integrated system management controller
- Alert on LAN\*
- IRQ controller
- Packaging/Power
  - 241 BGA
  - 3.3 V core and 1.8 V and 3.3 V standby

#### 1.4.2.4 Firmware Hub (FWH)

The hardware features of the firmware hub include:

- An integrated hardware Random Number Generator (RNG)
- Register-based locking and Hardware-based locking
- 5 GPIs
- · Packaging/Power
  - 40-L TSOP and 32-L PLCC
  - 3.3 V core and 3.3 V / 12 V for fast programming

#### 1.4.3 Platform Initiatives

#### 1.4.3.1 Universal Socket 370 Design

The 815P chipset platform for use with the Universal Socket 370 allows systems designers to build one system that is compatible with the Pentium III processor (CPUID=068xh), Celeron processor (CPUID=068xh), and future 0.13 micron socket 370 processors. When implemented, the 815P chipset platform for use with the Universal Socket 370 can detect which processor is present in the socket and function accordingly.

#### 1.4.3.2 PC 133

The Intel PC133 initiative provides the memory bandwidth necessary to obtain high performance from the processor and AGP graphics controllers. The platform's SDRAM interface supports 100 MHz and 133 MHz operations. The latter delivers 1.066 GB/s of theoretical memory bandwidth compared with the 800-MB/s theoretical memory bandwidth of 100 MHz SDRAM systems.



#### 1.4.3.3 Accelerated Hub Architecture Interface

As I/O speeds increase, the demand placed on the PCI bus by the I/O bridge becomes significant. With the addition of AC '97 and Ultra ATA/66, coupled with the existing USB, I/O requirements could affect PCI bus performance. The chipset platform's *accelerated hub architecture* ensures that the I/O subsystem, both PCI and integrated I/O features (IDE, AC '97, USB), receives adequate bandwidth. By placing the I/O bridge on the accelerated hub architecture interface instead of PCI, I/O functions integrated into the ICH and the PCI peripherals are ensured the bandwidth necessary for peak performance.

#### 1.4.3.4 Internet Streaming SIMD Extensions

The Pentium III processor (CPUID = 068xh) provides 70 new SIMD (single-instruction, multiple-data) instructions. The new extensions are floating-point SIMD extensions. Intel® MMX<sup>TM</sup> technology provides integer SIMD instructions. The Internet Streaming SIMD extensions complement the MMX technology SIMD instructions and provide a performance boost to floating-point-intensive 3D applications.

#### 1.4.3.5 AGP 2.0

The AGP 2.0 interface allows graphics controllers to access main memory at more than 1 GB/s, which is twice the bandwidth of previous AGP platforms. AGP 2.0 provides the infrastructure necessary for *photorealistic 3D*. In conjunction with the Internet Streaming SIMD Extensions, AGP 2.0 delivers the next level of 3D graphics performance.

#### 1.4.3.6 Manageability

The 815P chipset platform integrates several functions designed to manage the system and lower the system's total cost of ownership (TCO) of the system. These system management functions are designed to report errors, diagnose the system, and recover from system lock-ups, without the aid of an external microcontroller.

#### **TCO Timer**

The ICH integrates a programmable TCO Timer. This timer is used to detect system locks. The first expiration of the timer generates an SMI# that the system can use to recover from a software lock. The second expiration of the timer causes a system reset to recover from a hardware lock.

#### **Processor Present Indicator**

The ICH looks for the processor to fetch the first instruction after reset. If the processor does not fetch the first instruction, the ICH will reboot the system.

#### **Function Disable**

The ICH provides the ability to disable the following functions: AC '97 Modem, AC '97 Audio, IDE, USB, and SMBus. Once disabled, these functions no longer decode I/O, memory or PCI configuration space. Also, no interrupts or power management events are generated by the disabled functions.



#### **Intruder Detect**

The ICH provides an input signal (INTRUDER#) that can be attached to a switch that is activated when the system case is opened. The ICH can be programmed to generate an SMI# or TCO event as the result of an active INTRUDER# signal.

#### Alert on LAN\*

The ICH supports Alert on LAN. In response to a TCO event (intruder detect, thermal event, processor boot failure), the ICH sends a hard-coded message over the SMBus. A LAN controller supporting the Alert on LAN protocol can decode this SMBus message and send a message over the network to alert the network manager.

#### 1.4.3.7 AC '97

The Audio Codec '97 Specification, Revision 2.2 (AC '97 v2.2) defines a digital interface that can be used to attach an audio codec (AC), a modem codec (MC), an audio/modem codec (AMC) or both an AC and an MC. The AC '97 v2.2 defines the interface between the system logic and the audio or modem codec, known as the "AC-link."

The chipset platform's AC '97 (with the appropriate codecs) not only replaces ISA audio and modem functionality, but also improves overall platform integration by incorporating the AC-link. Using the chipset's integrated AC-link reduces cost and eases migration from ISA.

The ICH is an AC '97 v2.2-compliant controller that supports up to two codecs, with independent PCI functions for audio and modem. The ICH communicates with the codec(s) via a digital serial link called the AC-link. All digital audio/modem streams and command/status information are communicated over the AC-link. Microphone input and left and right audio channels are supported for a high-quality, two-speaker audio solution. Wake-on-ring-from-suspend also is supported with an appropriate modem codec.

By using an audio codec, the AC-link allows for cost-effective, high-quality, integrated audio. In addition, an AC '97 soft modem can be implemented with the use of a modem codec. Several system options exist when implementing AC '97. The chipset platform's integrated AC-link allows two external codecs to be connected to the ICH. The system designer can provide audio with an audio codec or a modem with a modem codec. For systems requiring both audio and a modem, there are two solutions: the audio codec and the modem codec can be integrated into an AMC, or separate audio and modem codecs can be connected to the ICH.

Modem implementation for different countries must be taken into consideration, as telephone systems may vary. By implementing a split design, the audio codec can be on board and the modem codec can be placed on a riser. Intel is developing an AC-link connector. With a single integrated codec, or AMC, both audio and modem can be routed to a connector near the rear panel where the external ports can be located.



#### 1.4.3.8 Low-Pin-Count (LPC) Interface

In the 815P chipset platform, the Super I/O (SIO) component has migrated to the Low-Pin-Count (LPC) interface. Migration to the LPC interface allows for lower-cost Super I/O designs. The LPC Super I/O component requires the same feature set as traditional Super I/O components. It should include a keyboard and mouse controller, floppy disk controller, and serial and parallel ports. In addition to the Super I/O features, an integrated game port is recommended, because the AC '97 interface does not provide support for a game port. In systems with ISA audio, the game port typically existed on the audio card. The fifteen-pin game port connector provides for two joysticks and a two-wire MPU-401 MIDI interface. Consult your preferred Super I/O vendor for a comprehensive list of the devices offered and the features supported.

In addition, depending on system requirements, specific system I/O requirements may be integrated into the LPC Super I/O. For example, a USB hub may be integrated to connect to the ICH USB output and extend it to multiple USB connectors. Other SIO integration targets include a device bay controller or an ISA-IRQ-to-serial-IRQ converter to support a PCI-to-ISA bridge. Contact your Super I/O vendor to ensure the availability of the desired LPC Super I/O features.



This page is intentionally left blank.



## 2 General Design Considerations

This document provides motherboard layout and routing guidelines for systems based on the 815P chipset platform for use with the Universal Socket 370. The document does not discuss the functional aspects of any bus or the layout guidelines for an add-in device.

If the guidelines listed in this document are not followed, it is very important that thorough signal integrity and timing simulations be completed for each design. Even when the guidelines are followed, it is recommended that critical signals be simulated to ensure proper signal integrity and flight time. Any deviation from these guidelines should be simulated.

The trace impedance typically noted (i.e.,  $60 \Omega \pm 15\%$ ) is the "nominal" trace impedance for a 5-mil-wide trace. That is, it is the impedance of the trace when not subjected to the fields created by changing current in neighboring traces. When calculating flight times, it is important to consider the minimum and maximum impedance of a trace, based on the switching of neighboring traces. Using wider spaces between the traces can minimize this trace-to-trace coupling. In addition, these wider spaces reduce the settling time.

Coupling between two traces is a function of the coupled length, the distance separating the traces, the signal edge rate, and the degree of mutual capacitance and inductance. To minimize the effects of trace-to-trace coupling, the routing guidelines described in this document should be followed.

Additionally, the routing guidelines in this document are created using a PCB *stack-up* similar to that described in the following section.

## 2.1 Nominal Board Stackup

The 815P chipset platform requires a board stack-up yielding a target impedance of  $60 \Omega \pm 15\%$ , with a 5-mil nominal trace width. Figure 3 shows an example stack-up that achieves this. It is a 4-layer printed circuit board (PCB) construction using 53%-resin, FR4 material.

Figure 3. Board Construction Example for 60  $\Omega$  Nominal Stackup





# 2.2 Future Designs Require Pull-Ups and Pull-Downs on Any Unused Input and I/O Pins

Any new 815P platform Universal Socket 370 design should insure no input or I/O pin is left floating. For example, the TVCLKIN/INT# pin on many current 815 designs is left floating. This pin should be pulled up to 1.8 V by a weak pull-up resistor (8.2 k $\Omega$  to 10 k $\Omega$ ) on any future 815P Universal Socket 370 design.

# 2.3 Support for P-MOS Kicker "ON": SMAA[9] Is Strapped High by an Internal 50 $k\Omega$ Pull-Up Resistor

The PSB P-MOS Kicker circuit should be enabled on all new, future 82815P Universal Socket 370 designs. Use of the P-MOS Kicker circuit improves PSB timings by improving AGTL and AGTL+ signal flight time. The 82815P SMAA[9] is strapped high through an internal 50 k $\Omega$  pull-up resistor to enable the PSB P-MOS Kicker.

Existing 815 designs that have implemented the pull-down resistor circuit on the SMAA[9] signal as shown in the 815 Customer Reference Board schematics and populated the resistor site to override the internal pull-up resistor, may depopulate the site to enable the P-MOS Kicker circuit. This activity should be based on timing analysis of the specific platform.

P-MOS Kicker circuit "ON" is the recommended setting for 82815P Universal Socket 370 designs using future 0.13 micron technology processors.



## 3 Component Quadrant Layouts

Figure 4 illustrates the relative signal quadrant locations on the MCH ballout. It does not represent the actual ballout. Refer to the Intel® 815 Chipset Family: 82815P/82815EP Memory Controller Hub (MCH) for use with the Universal Socket 370 Datasheet for the actual ballout.

Figure 4. MCH 544-Ball μBGA\* CSP Quadrant Layout (Top View)





Figure 5 illustrates the relative signal quadrant locations on the ICH ballout. It does not represent the actual ballout. Refer to the *Intel*® 82801AA (ICH) and 82801AB (ICH0) I/O Controller Hub Datasheet for the actual ballout.

Figure 5. ICH 241-Ball μBGA\* CSP Quadrant Layout (Top View)



Figure 6. Firmware Hub (FWH) Packages





## 4 Universal Socket 370 Design

#### 4.1 Universal Socket 370 Definitions

The universal socket 370 platform supports future Celeron and Pentium III processors which use 0.13 micron technology, as well as Pentium III (CPUID=068xh) and Celeron (CPUID=068xh) processors. The Pentium III processor (CPUID=068xh) and Celeron processor (CPUID=068xh) have different requirements for functioning properly in a platform than the future 0.13 micron socket 370 processors. It is necessary to understand these differences and how they affect the design of the platform. Refer to Table 2 through Table 5 for a high-level description of the differences that require additional circuitry on the motherboard. Specific details on implementing this circuitry are discussed further in this chapter. For a detailed description of the differences between the Pentium III processor (CPUID=068xh) / Celeron processor (CPUID=068xh), and future 0.13 micron socket 370 processor pins, refer to Section 5.4.

Table 2. Processor Considerations for Universal Socket 370 Design

| Signal<br>Name or<br>Pin<br>Number | Function In Intel® Pentium® III Processor (CPUID=068xh) and Intel® Celeron™ Processor (CPUID=068xh) | Function In<br>Future<br>0.13 Micron<br>Socket 370<br>Processors | Implementation for<br>Universal Socket 370 Design                                                                                                                                                                                                                                                |
|------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AF36                               | VSS                                                                                                 | DETECT                                                           | Addition of circuitry that generates a processor identification signal used to configure board-level operation.                                                                                                                                                                                  |
| AG1                                | VSS                                                                                                 | VTT                                                              | Addition of FET switch to ground or VTT, controlled by processor identification signal.  Note: FET must have no more than 100 milliohms resistance between source and drain.                                                                                                                     |
| AJ3                                | VSS                                                                                                 | RESET2#                                                          | Addition of stuffing option for pull-down to ground, which lets designer prevent future 0.13 micron socket 370 processors from being used with incompatible stepping of Intel® 82815P MCH.                                                                                                       |
| AK22                               | GTL_REF                                                                                             | VCMOS_REF                                                        | Addition of resistor-divider network to provide 1.0 V, which will satisfy voltage tolerance requirements of the Intel <sup>®</sup> Pentium <sup>®</sup> III processor (CPUID=068xh) and Intel <sup>®</sup> Celeron™ processor (CPUID=068xh) as well as future 0.13 micron socket 370 processors. |
| PICCLK                             | Requires 2.5 V                                                                                      | Requires 2.0 V                                                   | Addition of FET switch to provide proper voltage, controlled by processor identification signal.                                                                                                                                                                                                 |



| Signal<br>Name or<br>Pin<br>Number | Function In Intel® Pentium® III Processor (CPUID=068xh) and Intel® Celeron™ Processor (CPUID=068xh) | Function In<br>Future<br>0.13 Micron<br>Socket 370<br>Processors                                 | Implementation for<br>Universal Socket 370 Design                                                                                                                                                                                           |
|------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PWRGOOD                            | Requires 2.5 V                                                                                      | Requires 1.8 V                                                                                   | Addition of resistor-divider network to provide 2.1V, which will satisfy voltage tolerance requirements of the Pentium III processor (CPUID=068xh) and Celeron processor (CPUID=068xh) as well as future 0.13 micron socket 370 processors. |
| VTT                                | Requires 1.5 V                                                                                      | Requires 1.25 V                                                                                  | Modification to VTT generation circuit to switch between 1.5 V or 1.25 V, controlled by processor identification signal.                                                                                                                    |
| VTTPWRGD                           | Not used                                                                                            | Input signal to future 0.13 micron socket 370 processors to indicate that VID signals are stable | Addition of VTTPWRGD generation circuit.                                                                                                                                                                                                    |

#### **Table 3. MCH Considerations for Universal Socket 370 Design**

| Pin<br>Name/Number | Issue                                                                                                                                                                           | Implementation For<br>Universal Socket 370 Design                     |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| SMAA12             | New strap required for determining  Pentium <sup>®</sup> III Processor (CPUID=068xh) and Intel <sup>®</sup> Celeron™ Processor (CPUID=068xh)  or  Future 0.13 micron socket 370 | Addition of FET switch controlled by processor identification signal. |

#### Table 4. ICH Considerations for Universal Socket 370 Design

| Signal | Issue                                                                                                                                       | Implementation For<br>Universal Socket 370 Design                                                                                                                                                 |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PWROK  | MCH and Intel <sup>®</sup> CK-815 must not sample BSEL[1:0] until VTTPWRGD asserted. ICH must not initialize before CK-815 clocks stabilize | Addition of circuitry to have VTTPWRGD gate PWROK from power supply to ICH. The ICH will hold the MCH in reset until VTTPWRGD asserted plus 20 ms time delay to allow CK-815 clocks to stabilize. |



Table 5. Clock Synthesizer Considerations for Universal Socket 370 Design

| Signal | Issue                                               | Implementation For<br>Universal Socket 370 Design                                   |
|--------|-----------------------------------------------------|-------------------------------------------------------------------------------------|
| VDD    | Intel <sup>®</sup> CK-815 does not support VTTPWRGD | Addition of FET switch which supplies power to VDD only when VTTPWRGD is asserted.  |
|        |                                                     | Note: FET must have no more than 100 milliohms resistance between source and drain. |

### 4.2 Processor Design Requirements

## 4.2.1 Use of Universal Socket 370 Design with Incompatible MCH

The universal socket 370 design is intended for use with the 815P chipset platform for use with the universal socket 370. A universal socket 370 design populated with an earlier stepping of the MCH is not compatible with future 0.13 micron socket 370 processors and, if used, will cause eventual failure of these processors. To prevent a future 0.13 micron socket 370 processor from being used with an incompatible stepping of the MCH, the recommendation is to lay out the site for a 0  $\Omega$  pull-down to ground on processor pin AJ3. This pin is a RESET# signal on future 0.13 micron socket 370 processors and, by populating the resistor, these future processors will be prevented from functioning when placed in a board with an incompatible stepping of the MCH. All Pentium III (CPUID=068xh) and Celeron (CPUID=068xh) processors will continue to boot normally. Not populating the resistor will allow future 0.13 micron socket 370 processors to boot. Refer to Figure 7 for an example implementation.

Figure 7. Future 0.13 Micron Socket 370 Processor Safeguard for Universal Socket 370 Designs Using A-2 MCH





### 4.2.2 Identifying the Processor at the Socket

For the platform to configure for the requirements of the processor in the socket, it must first identify whether the processor is a Pentium III processor (CPUID=068xh) / Celeron processor (CPUID=068xh), or a future 0.13 micron socket 370 processors. Pin AF36 is a VSS pin on a Pentium III processor (CPUID=068xh) and Celeron processor (CPUID=068xh); pin AF36 is a DETECT pin on future 0.13 micron Socket 370 processors. Referring to Figure 8, the platform uses a detect circuit connected to this processor pin. If a future 0.13 micron Socket 370 processor is present in the socket, the TUAL5 reference schematic signal will be pulled to the 5 V rail and the TUAL5# reference schematic signal will be pulled to ground. Otherwise, for a Pentium III processor (CPUID=068xh) or Celeron processor (CPUID=068xh), the TUAL5 reference schematic signal will be pulled to ground and the TUAL5# will be pulled to the 5 V rail.

Figure 8. Processor Detect Mechanism at Socket/TUAL5 Generation Circuit





### 4.2.3 Setting the Appropriate Processor VTT Level

Because the Pentium III processor (CPUID=068xh) / Celeron processor (CPUID=068xh), and future 0.13 micron socket 370 processors require different VTT levels, the platform must be able to provide the appropriate voltage level after determining which processor is in the socket. Referring to Figure 9, the TUAL5 reference schematic signal serves to control the FET, and by doing so determines whether the voltage regulator supplies 1.25 V or 1.5 V to VTT for AGTL or AGTL+, respectively.

Figure 9. VTT Selection Switch





#### 4.2.4 VTT Processor Pin AG1

Processor pin AG1 requires additional attention since it is a ground pin on a Pentium III processor (CPUID=068xh) / Celeron processor (CPUID=068xh) and a VTT pin on a future 0.13 micron socket 370 processor. A separate switch controlled by the TUAL5 reference schematic signal determines whether pin AG1 is pulled to ground or VTT. Refer to Figure 10 for an example implementation.

Figure 10. Switching Pin AG1





### 4.2.5 Identifying the Processor at the MCH

The MCH determines whether the socket contains a future 0.13 micron socket 370 processor or Pentium III processor (CPUID=068xh) / Celeron processor (CPUID=068xh) based on the input to pin SMAA12 on the MCH. In a system using future 0.13 micron socket 370 processors, SMAA12 will be pulled down during reset to indicate to the MCH that a future 0.13 micron socket 370 processor is in the socket. Refer to Figure 11. for an example implementation.

Figure 11. Processor Identification Strap on MCH



Table 6 provides the logic decoding to determine which processor is installed in a PGA370 design.

**Table 6. Determining the Installed Processor via Hardware Mechanisms** 

| Processor<br>Pin AF36 | CPUPRES# | Notes                                                                                                                                             |
|-----------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Hi-Z                  | 0        | Future 0.13 micron socket 370 processor installed.                                                                                                |
| Low                   | 0        | Intel <sup>®</sup> Pentium <sup>®</sup> III processor (CPUID=068xh) or Intel <sup>®</sup> Celeron <sup>™</sup> processor (CPUID=068xh) installed. |
| Х                     | 1        | No processor installed.                                                                                                                           |



### 4.2.6 Configuring Non-VTT Processor Pins

When asserted, the VTTPWGRD signal must be level-shifted to 12 V to properly drive the gating circuitry of the CK-815. Furthermore, while the VTTPWRGD signal is connected to the VTTPWRGD pin on a future 0.13 micron socket 370 processor, on a Pentium III processor (CPUID=068xh) or Celeron processor (CPUID=068xh) that same pin is a ground. To provide proper functionality, a  $1.0~\rm k\Omega$  resistor must be placed in series between the circuitry that generates the signal VTTPWRGD and the processor pin VTTPWRGD. Refer to Figure 12 for an example implementation. Voltage regulators that generate the standard VTTPWRGD signal are available.

Figure 12. VTTPWRGD Configuration Circuit



**NOTE:** The diode is included so that repeated pressing of the reset or power button does not cause the capacitor to build up enough charge to circumvent the 20 ms delay.



#### 4.2.7 VCMOS Reference

In previous platforms supporting the Pentium III processor (CPUID=068xh) and Celeron processor (CPUID=068xh), VCMOS was generated by the processor itself. The future 0.13 micron socket 370 processors do not generate VCMOS, and the universal platform is required to generate this separately on the motherboard. Processor pin AK22, which is a GTL\_REF pin on a Pentium III processor (CPUID=068xh) and Celeron processor (CPUID=068xh), has been changed to a VCMOS\_REF pin on future 0.13 micron socket 370 processors. Referring to Figure 13, a network of resistors and a capacitor must be added so that this pin operates appropriately for whichever processor is in the socket.

Figure 13. GTL\_REF/VCMOS\_REF Voltage Divider Network





### 4.2.8 Processor Signal PWRGOOD

The processor signal PWRGOOD is specified at different voltage levels depending on whether it is a Pentium III processor (CPUID=068xh) / Celeron processor (CPUID=068xh), or whether it is a future 0.13 micron socket 370 processor. As there is an overlap between the ranges of accepted voltage levels for these two processor groups, a resistor divider network that provides 2.1V will satisfy the requirements of all supported processors. See Figure 14 for an example implementation.

Figure 14. Resistor Divider Network for Processor PWRGOOD





### 4.2.9 APIC Clock Voltage Switching Requirements

The processor's APIC clock is also specified at different voltage levels depending on whether it is for the Pentium III processor (CPUID=068xh) / Celeron processor (CPUID=068xh) or whether it is for a future 0.13 micron socket 370 processor. There is no overlap in the range of accepted voltage levels for the two processor groups, so a voltage switch is required to ensure proper operation. Figure 15 shows an example implementation.

Figure 15. Voltage Switch for APIC Clock from Clock Synthesizer to Processor



NOTE: The 30  $\Omega$  resistor represents the series resistor typically used in connecting the APIC clock to the processor.



### 4.2.10 GTLREF Topology and Layout

In a platform supporting the future 0.13 micron socket 370 processors, the voltage requirements for GTLREF are different for the processor and the chipset. The GTLREF on the processor is specified to be 2/3 \* VTT, while the GTLREF on the chipset is 0.7 \* VTT. This difference requires that separate resistor sites be added to the layout to split the GTLREF sources. In a universal motherboard design, a Pentium III processor (CPUID=068xh) and Celeron processor (CPUID=068xh) will be unaffected by the difference in GTLREF. The recommended GTLREF circuit topology is shown in Figure 16.

**Note:** If an A-2 stepping of the MCH is used with the universal motherboard design, the GTLREF for the MCH should be set at 2/3 \* VTT. This requires changing the 63.4  $\Omega$ , 1% resistor on the MCH side to 75  $\Omega$ , 1%.

Figure 16. GTLREF Circuit Topology



#### **GTLREF Layout and Routing Guidelines**

- Place all resistor sites for GTLREF generation close to the MCH.
- Route GTLREF with as wide a trace as possible.
- Use one 0.1 µF decoupling capacitor for every two GTLREF pins at the processor (four capacitors total). Place as close as possible (within 500 mils) to the Socket 370 GTLREF pins.
- Use one 0.1 µF decoupling capacitor for each of the two GTLREF pins at the MCH (two capacitors total). Place as close as possible to the MCH GTLREF balls.

Given the higher GTLREF level for the MCH, a debug test hook should be added for validation purposes. The debug test hook should be placed on the processor signal ADS# and consists of laying down the site for a 56  $\Omega$  pull-up to VTT. The resistor site should be located within 150 mils of the MCH, and placed as close to the ADS# signal trace as possible.



### 4.3 Power Sequencing on Wake Events

In addition to the mechanism for identifying the processor in the socket, special handling of wake events is required for the 815P chipset platform that support functionality of the future 0.13 micron socket 370 processors. When a wake event is triggered, the MCH and the CK-815 must not sample BSEL[1:0] until the signal VTTPWRGD is asserted. This is handled by setting up the following sequence of events:

- Power is not connected to the CK-815-compliant clock driver until VTTPWRGD12 is asserted.
- Clocks to the ICH stabilize before the power supply asserts PWROK to the ICH. There is no
  guarantee this will occur as the implementation for the previous step relies on the 12 V
  supply. Thus, it is necessary to gate PWROK to the ICH from the power supply while the
  CK-815 is given sufficient time for the clocks to become stable. The amount of time required
  is a minimum 20 ms.
- 3. ICH takes the MCH out of reset.
- 4. MCH samples BSEL[1:0]. CK-815 will have sampled BSEL[1:0] much earlier.

### 4.3.1 Gating of Intel<sup>®</sup> CK-815 to VTTPWRGD

System designers must ensure that the VTTPWRGD signal is asserted before the CK-815-compliant clock driver receives power. This is handled by having the 3.3 V rail of the clock driver gated by the VTTPWRGD12 reference schematic signal. Unlike previous 815P chipset designs, the 3.3 V standby rail is not used to power the clock as the VTTPWRGD12 reference schematic signal will cut power to the clock when going into any sleep state. Refer to Figure 17 for an example implementation.

Figure 17. Gating Power to Intel® CK-815





### 4.3.2 Gating of PWROK to ICH

With power being gated to the CK-815 by the signal VTTPWRGD12, it is important that the clocks to the ICH are stable before the power supply asserts PWROK to the ICH. As the clocking power gating circuitry relies on the 12 V supply, there is no guarantee that these conditions will be met. This is why an estimated minimum time delay of 20 ms must be added after power is connected to the CK-815 to give the clock driver sufficient time to stabilize. This time delay will gate the power supply's assertion of PWROK to the ICH. After the time delay, the power supply can safely assert PWROK to the ICH, with the ICH subsequently taking the MCH out of reset. Refer to Figure 18 for an example implementation.

Figure 18. PWROK Gating Circuit For ICH



**NOTE:** The diode is included so that repeated pressing of the reset or power button does not cause the capacitor to build up enough charge to circumvent the 20 ms delay.



## 5 System Bus Design Guidelines

The Pentium III processor delivers higher performance by integrating the Level-2 cache into the processor and running it at the processor's core speed. The Pentium III processor runs at higher core and system bus speeds than previous-generation Intel<sup>®</sup> IA-32 processors while maintaining hardware and software compatibility with earlier Pentium III processors. The new Flip Chip-Pin Grid Array 2 (FC-PGA2) package technology enables compatibility with previous Flip Chip-Pin Grid Array (FC-PGA) packages using the PGA370 socket.

This section presents the considerations for designs capable of using the 815P chipset platform with the full range of Pentium III processors using the PGA370 socket.

### 5.1 System Bus Routing Guidelines

The following layout guide supports designs using Pentium III processor (CPUID=068xh) / Celeron processor (CPUID=068xh), and future 0.13 micron socket 370 processors with the 815P chipset platform for use with the universal socket 370. The solution covers system bus speeds of 66/100/133 MHz for the Pentium III processor (CPUID=068xh) / Celeron processor (CPUID=068xh), and future 0.13 micron socket 370 processors. All processors must also be configured to  $56~\Omega$  on-die termination.

### 5.1.1 Initial Timing Analysis

Table 7 lists the AGTL/AGTL+ component timings of the processors and MCH defined at the pins.

**Note:** These timings are for reference only. Obtain each processor's specifications from the respective processor datasheet and the chipset values from the appropriate 815P chipset datasheet.



Table 7. Intel® Pentium® III Processor AGTL/AGTL+ Parameters for Example Calculations

| IC Parameters                                  | Intel® Pentium® III Processor at 133 MHz System<br>Bus                                                                                                                  | МСН     | Notes  |
|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|
| Clock to Output maximum (T <sub>CO_MAX</sub> ) | • 3.25 ns (for 66/100/133 MHz system bus speeds)                                                                                                                        | 4.1 ns  | 1, 2   |
| Clock to Output minimum (T <sub>CO_MIN</sub> ) | • 0.40 ns (for 66/100/133 MHz system bus)                                                                                                                               | 1.05 ns | 1, 2   |
| Setup time (T <sub>SU_MIN</sub> )              | <ul> <li>1.20 ns (for BREQ Lines)</li> <li>0.95 ns (for all other AGTL/AGTL+ Lines @ 133 MHz)</li> <li>1.20 ns (for all other AGTL/AGTL+ Lines @ 66/100 MHz)</li> </ul> | 2.65 ns | 1, 2,3 |
| Hold time (T <sub>HOLD</sub> )                 | • 1.0 ns (for 66/100/133 MHz system bus speeds)                                                                                                                         | 0.10 ns | 1      |

#### NOTES:

- 1. All times in nanoseconds.
- 2. **Numbers in** Table 7 **are for reference only**. These timing parameters are subject to change. Check the appropriate component datasheet for the valid timing parameter values.
- 3. T<sub>SU\_MIN</sub> = 2.65 ns assumes that the MCH sees a minimum edge rate equal to 0.3 V/ns.

Table 8 contains an example AGTL+ initial maximum flight time, and Table 9 contains an example minimum flight time calculation for a 133 MHz, uniprocessor system using the Pentium III processor and the 815P chipset platform's system bus. Note that assumed values were used for the clock skew and clock jitter.

**Note:** The clock skew and clock jitter values depend on the clock components and the distribution method chosen for a particular design and must be budgeted into the initial timing equations, as appropriate for each design.

Table 8and Table 9 were derived assuming the following:

- CLK<sub>SKEW</sub> = 0.20 ns (Note: This assumes that the clock driver pin-to-pin skew is reduced to 50 ps by tying the two host clock outputs together (i.e., "ganging") at the clock driver output pins, and that the PCB clock routing skew is 150 ps. The system timing budget must assume 0.175 ns of clock driver skew if outputs are not tied together as well as the use of a clock driver that meets the CK-815 Clock Synthesizer/Driver Specification.)
- $CLK_{JITTER} = 0.250 \text{ ns}$

See the respective processor's datasheet, the appropriate 815P chipset platform documentation, and the *Intel*<sup>®</sup> *CK-815 Clock Synthesizer/Driver Specification* for details on clock skew and jitter specifications. Exact details regarding the host clock routing topology are provided with the platform design guideline.



Table 8. Example T<sub>FLT MAX</sub> Calculations for 133 MHz Bus <sup>1</sup>

| Driver    | Receiver  | Clk Period <sup>2</sup> | T <sub>CO_MAX</sub> | T <sub>SU_MIN</sub> | CIKSKEW | CIKJITTER | M <sub>ADJ</sub> | Recommended TFLT_MAX |
|-----------|-----------|-------------------------|---------------------|---------------------|---------|-----------|------------------|----------------------|
| Processor | MCH       | 7.50                    | 3.25                | 2.65                | 0.20    | 0.25      | 0.40             | 1.1                  |
| MCH       | Processor | 7.50                    | 4.1                 | 1.20                | 0.20    | 0.25      | 0.40             | 1.35                 |

#### NOTES:

- 1. All times in nanoseconds
- 2. BCLK period = 7.50 ns at 133.33 MHz

Table 9. Example T<sub>FLT MIN</sub> Calculations (Frequency Independent)

| Driver    | Receiver  | THOLD | CIKSKEW | TCO_MIN | Recommended<br>TFLT_MIN |
|-----------|-----------|-------|---------|---------|-------------------------|
| Processor | MCH       | 0.10  | 0.20    | 0.40    | 0.10                    |
| MCH       | Processor | 1.00  | 0.20    | 1.05    | 0.15                    |

NOTES: All times in nanoseconds

The flight times in Table 8 include margin to account for the following phenomena that Intel observed when multiple bits are switching simultaneously. These multi-bit effects can adversely affect the flight time and signal quality and sometimes are not accounted for during simulation. Accordingly, the maximum flight times depend on the baseboard design, and additional adjustment factors or margins are recommended.

- SSO push-out or pull-in
- Rising or falling edge rate degradation at the receiver caused by inductance in the current return path, requiring extrapolation that causes additional delay
- Crosstalk on the PCB and inside the package which can cause variation in the signals

Additional effects exist that **may not necessarily** be covered by the multi-bit adjustment factor and should be budgeted as appropriate to the baseboard design. These effects are included as  $M_{ADJ}$  in the example calculations in Table 8. Examples include:

- The effective board propagation constant (SEFF), which is a function of:
  - Dielectric constant  $(\varepsilon_r)$  of the PCB material
  - Type of trace connecting the components (stripline or microstrip)
  - Length of the trace and the load of the components on the trace. Note that the board propagation constant multiplied by the trace length is a **component** of the flight time, **but not necessarily equal to** the flight time.



### 5.2 General Topology and Layout Guidelines

Figure 19. Topology for 370-Pin Socket Designs with Single-Ended Termination (SET)



Table 10. Trace Guidelines for Figure 19 1, 2, 3

| Description                | Min. Length (inches) | Max. Length (inches) |
|----------------------------|----------------------|----------------------|
| MCH to PGA370 socket trace | 1.90                 | 4.50                 |

#### NOTES:

- 1. All AGTL/AGTL+ bus signals should be referenced to the ground plane for the entire route.
- 2. Use an intragroup AGTL/AGTL+ spacing: line width: dielectric thickness ratio of at least 2:1:1 for microstrip geometry. If  $\epsilon_r$  = 4.5, this should limit coupling to 3.4%. For example, intragroup AGTL+ routing could use 10-mil spacing, 5-mil traces, and a 5-mil prepreg between the signal layer and the plane it references (assuming a 4-layer motherboard design).
- 3. The recommended trace width is 5 mils, but not greater than 6 mils.

Table 11 contains the trace width space ratios assumed for this topology. Three types of crosstalk are considered in this guideline: Intragroup AGTL/AGTL+, Intergroup AGTL/AGTL+, and AGTL/AGTL+ to non-AGTL/AGTL+. Intragroup AGTL/AGTL+ crosstalk involves interference between AGTL/AGTL+ signals within the same group. Intergroup AGTL/AGTL+ crosstalk involves interference from AGTL/AGTL+ signals in a particular group to AGTL/AGTL+ signals in a different group. An example of AGTL/AGTL+ to non-AGTL/AGTL+ crosstalk is when CMOS and AGTL/AGTL+ signals interfere with each other. The AGTL/AGTL+ signals consist of the following groups: data signals, control signals, clock signals, and address signals.

**Table 11. Trace Width: Space Guidelines** 

| Crosstalk Type                                             | Trace Width:Space Ratios <sup>1, 2</sup> |
|------------------------------------------------------------|------------------------------------------|
| Intragroup AGTL/AGTL+ signals (same group AGTL/AGTL+)      | 5:10 or 6:12                             |
| Intergroup AGTL/AGTL+ signals (different group AGTL/AGTL+) | 5:15 or 6:18                             |
| AGTL/AGTL+ to System Memory Signals                        | 5:30 or 6:36                             |
| AGTL/AGTL+ to non-AGTL/AGTL+                               | 5:25 or 6:24                             |

#### NOTES:

- 1. Edge-to-edge spacing.
- 2. Units are in mils.



### 5.2.1 Motherboard Layout Rules for AGTL/AGTL+ Signals

#### **Ground Reference**

It is strongly recommended that AGTL/AGTL+ signals be routed on the signal layer next to the ground layer (referenced to ground). It is important to provide an effective signal return path with low inductance. The best signal routing is directly adjacent to a solid GND plane with no splits or cuts. Eliminate parallel traces between layers not separated by a power or ground plane. If a signal has to go through routing layers, the recommendations are in the following list.

**Note:** Following these layout rules is critical for AGTL/AGTL+ signal integrity, particularly for 0.18-micron and smaller process technology.

- For signals going from a ground reference to a power reference, add capacitors between ground and power near the vias to provide an AC return path. One capacitor should be used for every three signal lines that change reference layers. Capacitor requirements are as follows: C=100 nF, ESR=80 m $\Omega$ , ESL=0.6 nH. Refer to Figure 20 for an example of switching reference layers.
- For signals going from one ground reference to another, separate ground reference, add vias between the two ground planes to provide a better return path.

Figure 20. AGTL/AGTL+ Trace Routing



#### **Reference Plane Splits**

Splits in reference planes disrupt signal return paths and increase overshoot/undershoot due to significantly increased inductance.

#### **Processor Connector Breakout**

It is strongly recommended that AGTL/AGTL+ signals do not traverse multiple signal layers. Intel recommends breaking out all signals from the connector on the same layer. If routing is tight, break out from the connector on the opposite routing layer over a ground reference and cross over to main signal layer near the processor connector.



#### **Minimizing Crosstalk**

The following general rules minimize the impact of crosstalk in a high-speed AGTL/AGTL+ bus design:

- Maximize the space between traces. Where possible, maintain a minimum of 10 mils
   (assuming a 5-mil trace) between trace edges. It may be necessary to use tighter spacing when
   routing between component pins. When traces must be close and parallel to each other,
   minimize the distance that they are close together and maximize the distance between the
   sections when the spacing restrictions are relaxed.
- Avoid parallelism between signals on adjacent layers, if there is no AC reference plane between them. As a rule of thumb, route adjacent layers orthogonally.
- Since AGTL/AGTL+ is a low-signal-swing technology, it is important to isolate AGTL/AGTL+ signals from other signals by at least 25 mils. This will avoid coupling from signals that have larger voltage swings (e.g., 5 V PCI).
- AGTL/AGTL+ signals must be well isolated from system memory signals. AGTL/AGTL+ signal trace edges must be at least 30 mils from system memory trace edges within 100 mils of the ball of the MCH.
- Select a board stack-up that minimizes the coupling between adjacent signals. Minimize the nominal characteristic impedance within the AGTL/AGTL+ specification. This can be done by minimizing the height of the trace from its reference plane, which minimizes crosstalk.
- Route AGTL/AGTL+ address, data, and control signals in separate groups to minimize crosstalk between groups. Keep at least 15 mils between each group of signals.
- Minimize the dielectric used in the system. This makes the traces closer to their reference plane and thus reduces the crosstalk magnitude.
- Minimize the dielectric process variation used in the PCB fabrication.
- Minimize the cross-sectional area of the traces. This can be done by means of narrower traces
  and/or by using thinner copper, but the trade-off for this smaller cross-sectional area is higher
  trace resistivity, which can reduce the falling-edge noise margin because of the I\*R loss along
  the trace.

## 5.2.2 Motherboard Layout Rules for Non-AGTL/AGTL+ (CMOS) Signals

Table 12. Routing Guidelines for Non-AGTL/Non-AGTL+ Signals

| Signal | Trace Width | Spacing to Other Traces | Trace Length |
|--------|-------------|-------------------------|--------------|
| A20M#  | 5 mils      | 10 mils                 | 1" to 9"     |
| FERR#  | 5 mils      | 10 mils                 | 1" to 9"     |
| FLUSH# | 5 mils      | 10 mils                 | 1" to 9"     |
| IERR#  | 5 mils      | 10 mils                 | 1" to 9"     |
| IGNNE# | 5 mils      | 10 mils                 | 1" to 9"     |
| INIT#  | 5 mils      | 10 mils                 | 1" to 9"     |



| Signal         | Trace Width | Spacing to Other Traces | Trace Length |
|----------------|-------------|-------------------------|--------------|
| LINT[0] (INTR) | 5 mils      | 10 mils                 | 1" to 9"     |
| LINT[1] (NMI)  | 5 mils      | 10 mils                 | 1" to 9"     |
| PICD[1:0]      | 5 mils      | 10 mils                 | 1" to 9"     |
| PREQ#          | 5 mils      | 10 mils                 | 1" to 9"     |
| PWRGOOD        | 5 mils      | 10 mils                 | 1" to 9"     |
| SLP#           | 5 mils      | 10 mils                 | 1" to 9"     |
| SMI#           | 5 mils      | 10 mils                 | 1" to 9"     |
| STPCLK         | 5 mils      | 10 mils                 | 1" to 9"     |
| THERMTRIP#     | 5 mils      | 10 mils                 | 1" to 9"     |

NOTE: Route these signals on any layer or combination of layers.

#### **5.2.3 THRMDP and THRMDN**

These traces (THRMDP and THRMDN) route the processor's thermal diode connections. The thermal diode operates at very low currents and may be susceptible to crosstalk. The traces should be routed close together to reduce loop area and inductance.

Figure 21. Routing for THRMDP and THRMDN



- 1. Route these traces parallel and equalize lengths within  $\pm 0.5$  inch.
- 2. Route THRMDP and THRMDN on the same layer.



### 5.2.4 Additional Routing and Placement Considerations

- Distribute VTT with a wide trace. A 0.050 inch minimum trace is recommended to minimize DC losses. Route the VTT trace to all components on the host bus. Be sure to include decoupling capacitors.
- The VTT voltage should be 1.5 V ± 3% for static conditions, and 1.5 V ± 9% for worst-case transient conditions when the Pentium III processor (CPUID=068xh) or Celeron processor (CPUID=068xh) is present in the socket. If a future 0.13 micron socket 370 processor is being used, the VTT voltage should then be 1.25 V ± 3% for static conditions, and 1.25 V ± 9% for worst-case transient conditions.
- Place resistor divider pairs for VREF generation at the MCH component. VREF also is delivered to the processor.

# 5.3 Electrical Differences for Universal PGA370 Designs

There are several electrical changes between previous PGA370 designs and the *universal PGA370* design, as follows:

- Changes to the PGA370 socket pin definitions.
- Addition of VTTPWRGD signal to ensure stable VID selection for future 0.13 micron socket 370 processors.
- Addition of THERMTRIP circuit to allow processor to detect catastrophic overheat.
- Addition of VID[25 mV] signal to support future 0.13 micron socket 370 processors.
- Processor VTT level is switchable to 1.25 V or 1.5 V, depending on which processor is
  present in the socket.
- In designs using future 0.13 micron socket 370 processors, the processor does not generate V<sub>CMOS</sub>\_REF.



#### 5.3.1 THERMTRIP Circuit

Figure 22. Example Implementation of THERMTRIP Circuit



### 5.3.1.1 THERMTRIP Timing

When the THERMTRIP signal is asserted, both the VCC and VTT supplies to the processor must be turned off to prevent thermal runaway of the processor. The time required from THERMTRIP asserted to VCC rail at ½ nominal is 5 sec and THERMTRIP asserted to VTT rail at ½ nominal is 5 sec. System designers must ensure that the decoupling scheme used on these rails does not violate the THERMTRIP timing specifications.

## 5.3.1.2 THERMTRIP Support for 0.13 Micron Technology Processors, A-1 Stepping

A platform supporting the 0.13 micron technology processor must implement a workaround required for the A-1 stepping of that processor, identified by CPUID = 6B1h. The internal control register bit responsible for operation of the THERMTRIP circuit functionality may power up in an un-initialized state. As a result, THERMTRIP# may be incorrectly asserted during de-assertion of RESET# at nominal operating temperatures. When THERMTRIP# is asserted as a result of this, the processor may shut down internally and stop execution. In addition, when the THERMTRIP# pin is asserted the processor may incorrectly continue to execute, leading to intermittent system power-on boot failures. The occurrence and repeatability of failures is system dependent, however all systems and processors are susceptible to failure.

To prevent the risk of power-on boot failures, a platform workaround is required. The system must provide a rising edge on the TCK signal during the power-on sequence that meets all of the following requirements:

- •Rising edge occurs after Vcc\_core is valid and stable
- •Rising edge occurs before or at the de-assertion of RESET#
- •Rising edge occurs after all Vref input signals are at valid voltage levels



•TCK input meets the Vih min (1.3 V) and max (1.65 V) spec requirements

Specific workaround implementations may be platform specific. The following examples have been tested as acceptable workaround implementations.

Note: the example workaround circuits shown in Figure 23 require circuit modification for ITP tools to function correctly. These modifications must remove the workaround circuitry from the platform and may cause systems to fail to boot. Review the accompanying notes with each workaround for ITP modification details. If the system fails to boot when using ITP, issuing the ITP 'Reset Target' command on failing systems will reset the system and provide a sufficient rising edge on the TCK pin to ensure proper system boot.

In addition, the example workaround circuits shown below do not support production motherboard test methodologies that require the use of the processor JTAG/TAP port. Alternative workaround solutions must be found if such test capability is required.

Figure 23 THERMTRIP Support For A-1 Stepping 0.13 Micron Technology Celeron™ Processors



NOTES: 1. For Production Boards: Depopulate Resistor R5.

2. To Use ITP: Install Resistor R5 and Depopulate Resistor R4.



### 5.4 PGA370 Socket Definition Details

Table 13 compares the pin names and functions of the Intel processors supported in the 815P chipset platform for use with the universal socket 370.

**Table 13. Processor Pin Definition Comparison** 

| Pin #            | Pin Name<br>Intel <sup>®</sup> Celeron™<br>Processor<br>(CPUID=068xh) | Pin Name<br>Intel® Pentium®<br>III Processor<br>(CPUID=068xh) | Pin Name<br>Future 0.13<br>Micron<br>Socket 370<br>Processors | Function                                                                                                                                                                                    |
|------------------|-----------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AA33             | Reserved                                                              | VTT                                                           | VTT                                                           | AGTL/AGTL+ termination<br>voltage                                                                                                                                                           |
| AA35             | Reserved                                                              | VTT                                                           | VTT                                                           | AGTL/AGTL+ termination<br>voltage                                                                                                                                                           |
| AB36             | VCC <sub>CMOS</sub>                                                   | VCC <sub>CMOS</sub>                                           | VTT                                                           | CMOS voltage level for Intel® Pentium® III processor (CPUID=068xh) and Intel® Celeron™ processor (CPUID=068xh).      AGTL termination voltage for future 0.13 micron socket 370 processors. |
| AD36             | VCC1.5                                                                | VCC1.5                                                        | VTT                                                           | VCC1.5 for Pentium III processor (CPUID=068xh) and Celeron processor (CPUID=068xh).  VTT for future 0.13 micron socket 370 processors.                                                      |
| AF36             | VSS                                                                   | VSS                                                           | DETECT                                                        | Ground for Pentium III processor (CPUID=068xh) and Celeron processor (CPUID=068xh).  DETECT for future 0.13 micron socket 370 processors.                                                   |
| AG1 <sup>1</sup> | VSS                                                                   | VSS                                                           | VTT                                                           | Ground for Pentium III processor (CPUID=068xh) and Celeron processor (CPUID=068xh).      VTT for future 0.13 micron socket 370 processors                                                   |
| AH4              | Reserved                                                              | RESET#                                                        | RESET#                                                        | Processor reset for the<br>Pentium III processor (068xh)<br>and Future 0.13 micron socket<br>370 processors                                                                                 |
| AH20             | Reserved                                                              | VTT                                                           | VTT                                                           | AGTL/AGTL+ termination<br>voltage                                                                                                                                                           |



| Pin #            | Pin Name<br>Intel <sup>®</sup> Celeron™<br>Processor<br>(CPUID=068xh) | Pin Name<br>Intel <sup>®</sup> Pentium <sup>®</sup><br>III Processor<br>(CPUID=068xh) | Pin Name<br>Future 0.13<br>Micron<br>Socket 370<br>Processors | Function                                                                                                    |
|------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| AJ3 <sup>2</sup> | VSS                                                                   | VSS                                                                                   | RESET2#                                                       | Ground for Pentium III<br>processor (CPUID=068xh)<br>and Celeron processor<br>(CPUID=068xh).                |
|                  |                                                                       |                                                                                       |                                                               | RESET2# for future 0.13<br>micron socket 370 processors                                                     |
| AK4              | VSS                                                                   | VSS                                                                                   | VTTPWRGD                                                      | Ground for Pentium III     processor (CPUID=068xh)     and Celeron processor     (CPUID=068xh).             |
|                  |                                                                       |                                                                                       |                                                               | VID control signal on future<br>0.13 micron socket 370<br>processors.                                       |
| AK16             | Reserved                                                              | VTT                                                                                   | VTT                                                           | AGTL/AGTL+ termination voltage                                                                              |
| AK22             | GTL_REF                                                               | GTL_REF                                                                               | VCMOS_REF                                                     | GTL reference voltage for<br>Pentium III processor<br>(CPUID=068xh) and Celeron<br>processor (CPUID=068xh). |
|                  |                                                                       |                                                                                       |                                                               | CMOS reference voltage for<br>future 0.13 micron socket 370<br>processors                                   |
| AK36             | VSS                                                                   | VSS                                                                                   | VID[25mV]                                                     | Ground for Pentium III     processor (CPUID=068xh)     and Celeron processor     (CPUID=068xh).             |
|                  |                                                                       |                                                                                       |                                                               | 25mV step VID select bit for<br>future 0.13 micron socket 370<br>processors                                 |
| AL13             | Reserved                                                              | VTT                                                                                   | VTT                                                           | AGTL/AGTL+ termination voltage                                                                              |
| AL21             | Reserved                                                              | VTT                                                                                   | VTT                                                           | AGTL/AGTL+ termination voltage                                                                              |
| AN3              | GND                                                                   | GND                                                                                   | DYN_OE                                                        | Ground for Pentium III<br>processor (CPUID=068xh)<br>and Celeron processor<br>(CPUID=068xh).                |
|                  |                                                                       |                                                                                       |                                                               | Dynamic output enable for<br>future 0.13 micron socket 370<br>processors                                    |
| AN11             | Reserved                                                              | VTT                                                                                   | VTT                                                           | AGTL/AGTL+ termination<br>voltage                                                                           |
| AN15             | Reserved                                                              | VTT                                                                                   | VTT                                                           | AGTL/AGTL+ termination voltage                                                                              |
| AN21             | Reserved                                                              | Vтт                                                                                   | VTT                                                           | AGTL/AGTL+ termination<br>voltage                                                                           |
| E23              | Reserved                                                              | VTT                                                                                   | VTT                                                           | AGTL/AGTL+ termination<br>voltage                                                                           |



| Pin #            | Pin Name<br>Intel <sup>®</sup> Celeron™<br>Processor<br>(CPUID=068xh) | Pin Name<br>Intel <sup>®</sup> Pentium <sup>®</sup><br>III Processor<br>(CPUID=068xh) | Pin Name<br>Future 0.13<br>Micron<br>Socket 370<br>Processors | Function                                                                                         |
|------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| G35              | Reserved                                                              | VTT                                                                                   | VTT                                                           | AGTL/AGTL+ termination<br>voltage                                                                |
| G37              | Reserved                                                              | Reserved                                                                              | VTT                                                           | Reserved for Pentium III<br>processor (CPUID=068xh)<br>and Celeron processor<br>(CPUID=068xh).   |
|                  |                                                                       |                                                                                       |                                                               | AGTL termination voltage for<br>future 0.13 micron socket 370<br>processors                      |
| N37 <sup>2</sup> | NC                                                                    | NC                                                                                    | NCHCTRL                                                       | No connect for Pentium III<br>processor (CPUID=068xh)<br>and Celeron processor<br>(CPUID=068xh). |
|                  |                                                                       |                                                                                       |                                                               | NCHCTRL for future 0.13<br>micron socket 370 processors                                          |
| S33              | Reserved                                                              | Vтт                                                                                   | Vтт                                                           | AGTL/AGTL+ termination voltage                                                                   |
| S37              | Reserved                                                              | VTT                                                                                   | VTT                                                           | AGTL/AGTL+ termination voltage                                                                   |
| U35              | Reserved                                                              | VTT                                                                                   | VTT                                                           | AGTL/AGTL+ termination voltage                                                                   |
| U37              | Reserved                                                              | VTT                                                                                   | VTT                                                           | AGTL/AGTL+ termination<br>voltage                                                                |
| W3               | Reserved                                                              | A34#                                                                                  | A34#                                                          | Additional AGTL/AGTL+<br>address                                                                 |
| X4 <sup>1</sup>  | RESET#                                                                | RESET2#                                                                               | VSS                                                           | Processor reset for Pentium III processor (CPUID=068xh) and Celeron processor (CPUID=068xh).     |
|                  |                                                                       |                                                                                       |                                                               | Ground for future 0.13 micron<br>socket 370 processors                                           |
| X6               | Reserved                                                              | A32#                                                                                  | A32#                                                          | Additional AGTL/AGTL+<br>address                                                                 |
| X34 <sup>2</sup> | VCC <sub>CORE</sub>                                                   | VCC <sub>CORE</sub>                                                                   | VTT                                                           | Reserved for Pentium III<br>processor (CPUID=068xh)<br>and Celeron processor<br>(CPUID=068xh).   |
|                  |                                                                       |                                                                                       |                                                               | AGTL termination voltage for<br>future 0.13 micron socket 370<br>processors                      |
| Y1               | Reserved                                                              | Reserved                                                                              | RESERVED                                                      | Reserved for Pentium III processor (CPUID=068xh) and Celeron processor (CPUID=068xh).            |
|                  |                                                                       |                                                                                       |                                                               | RESERVED for future 0.13<br>micron socket 370 processors                                         |
| Y33              | Reserved                                                              | CLKREF                                                                                | CLKREF                                                        | 1.25 V PLL reference                                                                             |



| Pin #            | Pin Name<br>Intel <sup>®</sup> Celeron™<br>Processor<br>(CPUID=068xh) | Pin Name<br>Intel <sup>®</sup> Pentium <sup>®</sup><br>III Processor<br>(CPUID=068xh) | Pin Name<br>Future 0.13<br>Micron<br>Socket 370<br>Processors | Function                                                                                                                                   |
|------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Z36 <sup>2</sup> | VCC2.5                                                                | VCC2.5                                                                                | RESERVED                                                      | VCC2.5 for Pentium III processor (CPUID=068xh) and Celeron processor (CPUID=068xh).  RESERVED for future 0.13 micron socket 370 processors |

#### NOTES:

- 1. Refer to Section 5.8
- 2. Refer to Section 12.2.4

### 5.5 BSEL[1:0] Implementation Differences

A future 0.13 micron socket 370 processor will select the 133 MHz system bus frequency setting from the clock synthesizer. A Pentium III processor (CPUID=068xh) utilizes the BSEL1 pin to select either the 100 MHz or 133 MHz system bus frequency setting from the clock synthesizer. A Celeron processor (CPUID=068xh) will use both BSEL pins to select 66 MHz system bus frequency from the clock synthesizer. Processors in an FC-PGA or an FC-PGA2 are 3.3 V tolerant for these signals, as are the clock and chipset.

The CK-815 has been designed to support selections of 66 MHz, 100 MHz, and 133 MHz. The REF input pin has been redefined to be a frequency selection strap (BSEL1) during power-on and then becomes a 14 MHz reference clock output. Figure 24 details the new BSEL[1:0] circuit design for *universal PGA370* designs. Note that BSEL[1:0] now are pulled up using 1 k $\Omega$  resistors. Also refer to Figure 25 for more details.

*Note:* In a design supporting future 0.13 micron socket 370 processors, the BSEL[1:0] lines are not valid until VTTPWRGD is asserted. Refer to Section 4.3 and Section 10.7 for details.

Figure 24. BSEL[1:0] Circuit Implementation for PGA370 Designs





### 5.6 CLKREF Circuit Implementation

The CLKREF input (used by the Pentium III processor (CPUID=068xh), Celeron processor (CPUID=068xh), and future 0.13 micron socket 370 processors) requires a 1.25 V source. It can be generated from a voltage divider on the VCC2.5 or VCC3.3 sources using 1% tolerant resistors. A 4.7  $\mu$ F decoupling capacitor should be included on this input. See Figure 25 and Table 14 for example CLKREF circuits. **Do not use VTT as the source for this reference!** 

Figure 25. Examples for CLKREF Divider Circuit



Table 14. Resistor Values for CLKREF Divider (3.3 V Source)

| R1 (Ω), 1% | R2 (Ω), 1% | CLKREF Voltage (V) |
|------------|------------|--------------------|
| 182        | 110        | 1.243              |
| 301        | 182        | 1.243              |
| 374        | 221        | 1.226              |
| 499        | 301        | 1.242              |

### 5.7 Undershoot/Overshoot Requirements

Undershoot and overshoot specifications become more critical as the process technology for microprocessors shrinks due to thinner gate oxide. Violating these undershoot and overshoot limits will degrade the life expectancy of the processor.

The Pentium III processor (CPUID=068xh), Celeron processor (CPUID=068xh), and future 0.13 micron socket 370 processors have more restrictive overshoot and undershoot requirements for system bus signals than previous processors. These requirements stipulate that a signal at the output of the driver buffer and at the input of the receiver buffer must not exceed the maximum absolute overshoot voltage limit or the minimum absolute undershoot voltage limit. Exceeding either of these limits will damage the processor. There is also a time-dependent, non-linear overshoot and undershoot requirement that depends on the amplitude and duration of the overshoot/undershoot. See the appropriate processor datasheet for more details on the processor overshoot/undershoot specifications.



### 5.8 Processor Reset Requirements

*Universal PGA370* designs must route the AGTL/AGTL+ reset signal from the chipset to two pins on the processor as well as to the debug port connector. This reset signal is connected to the following pins at the PGA370 socket:

- AH4 (RESET#). The reset signal is connected to this pin for the Pentium III processor (CPUID=068xh), Celeron processor (CPUID=068xh), and future 0.13 micron socket 370 processors
- **X4** (**Reset2# or GND, depending on processor**). The X4 pin is RESET2# for Pentium III processor (CPUID=068xh) and Celeron processor (CPUID=068xh). X4 is GND for future 0.13 micron socket 370 processors. An additional 1 kΩ resistor is connected in series with pin X4 to the reset circuitry since pin X4 is a ground pin in future 0.13 micron socket 370 processors.

Note: The AGTL/AGTL+ reset signal must always terminate to VTT on the motherboard.

Designs that do not support the debug port will not utilize the 240  $\Omega$  series resistor or the connection of RESET# to the debug port connector. RESET2# is not required for platforms that do not support the Celeron processor (CPUID=068xh). Pin X4 should then be connected to ground.

The routing rules for the AGTL/AGTL+ reset signal are shown in Figure 26.

Figure 26. RESET#/RESET2# Routing Guidelines



Table 15. RESET#/RESET2# Routing Guidelines (see Figure 26)

| Parameter    | Minimum (in) | Maximum (in) |  |
|--------------|--------------|--------------|--|
| LenCS        | 0.5          | 1.5          |  |
| LenITP       | 1            | 3            |  |
| LenCPU       | 0.5          | 1.5          |  |
| cs_rtt_stub  | 0.5          | 1.5          |  |
| cpu_rtt_stub | 0.5          | 1.5          |  |



### 5.9 Processor PLL Filter Recommendations

Intel PGA370 processors have internal phase lock loop (PLL) clock generators that are analog and require quiet power supplies to minimize jitter.

### 5.9.1 Topology

The general desired topology for these PLLs is shown in Figure 28. Not shown are the parasitic routing and local decoupling capacitors. Excluded from the external circuitry are parasitics associated with each component.

### 5.9.2 Filter Specification

The function of the filter is to protect the PLL from external noise through low-pass attenuation. The low-pass specification, with input at  $VCC_{CORE}$  and output measured across the capacitor, is as follows:

- < 0.2 dB gain in pass band
- < 0.5 dB attenuation in pass band (see DC drop in next set of requirements)
- > 34 dB attenuation from 1 MHz to 66 MHz
- > 28 dB attenuation from 66 MHz to core frequency

The filter specification is graphically shown in Figure 27.







#### NOTES:

- 1. Diagram not to scale.
- 2. No specification for frequencies beyond fcore.
- 3. fpeak should be less than 0.05 MHz.

#### Other requirements:

- Use shielded-type inductor to minimize magnetic pickup.
- Filter should support DC current > 30 mA.
- DC voltage drop from VCC to PLL1 should be < 60 mV, which in practice implies series R < 2  $\Omega$ . This also means pass-band (from DC to 1 Hz) attenuation < 0.5 dB for VCC = 1.1V, and < 0.35 dB for VCC = 1.5 V.



#### 5.9.3 Recommendation for Intel Platforms

Table 16, Table 17, and Table 18 contain examples of components that meet Intel's recommendations, when configured in the topology of Figure 28.

**Table 16. Component Recommendations – Inductor** 

| Part Number           | Value  | Tol. | SRF    | Rated<br>Current | DCR (Typical)                   |
|-----------------------|--------|------|--------|------------------|---------------------------------|
| TDK MLF2012A4R7KT     | 4.7 μΗ | 10%  | 35 MHz | 30 mA            | 0.56 $\Omega$ (1 $\Omega$ max.) |
| Murata LQG21N4R7K00T1 | 4.7 μΗ | 10%  | 47 MHz | 30 mA            | 0.7 Ω (± 50%)                   |
| Murata LQG21C4R7N00   | 4.7 μΗ | 30%  | 35 MHz | 30 mA            | 0.3 Ω max.                      |

**Table 17. Component Recommendations – Capacitor** 

| Part Number          | Value | Tolerance | ESL    | ESR            |
|----------------------|-------|-----------|--------|----------------|
| Kemet T495D336M016AS | 33 μF | 20%       | 2.5 nH | $0.225~\Omega$ |
| AVX TPSD336M020S0200 | 33 μF | 20%       | 2.5 nH | 0.2 Ω          |

**Table 18. Component Recommendation – Resistor** 

| Value | Tolerance | Power  | Note                                                                                                        |
|-------|-----------|--------|-------------------------------------------------------------------------------------------------------------|
| 1 Ω   | 10%       | 1/16 W | Resistor may be implemented with trace resistance, in which case a discrete R is not needed. See Figure 29. |

To satisfy damping requirements, total series resistance in the filter (from VCC<sub>CORE</sub> to the top plate of the capacitor) must be at least 0.35  $\Omega$ . This resistor can be in the form of a discrete component or routing or both. For example, if the chosen inductor has a minimum DCR of 0.25  $\Omega$ , then a routing resistance of at least 0.10  $\Omega$  is required. Be careful not to exceed the maximum resistance rule (2  $\Omega$ ). For example, if using discrete R1 (1  $\Omega \pm 1\%$ ), the maximum DCR of the L (trace plus inductor) should be less than 2.0 - 1.1 = 0.9  $\Omega$ ; this precludes the use of some inductors and sets a maximum trace length.

#### Other routing requirements:

- The capacitor (C) should be close to the PLL1 and PLL2 pins,  $< 0.1~\Omega$  per route. These routes do not count towards the minimum damping R requirement.
- The PLL2 route should be parallel and next to the PLL1 route (i.e., minimize loop area).
- The inductor (L) should be close to C. Any routing resistance should be inserted between VCC<sub>CORE</sub> and L.
- Any discrete resistor (R) should be inserted between VCC<sub>CORE</sub> and L.



Figure 28. Example PLL Filter Using a Discrete Resistor



Figure 29. Example PLL Filter Using a Buried Resistor





#### 5.9.4 Custom Solutions

As long as designers satisfy filter performance and requirements as specified and outlined in Section 5.9.2, other solutions are acceptable. Custom solutions should be simulated against a standard reference core model (see Figure 30).

Figure 30. Core Reference Model



#### NOTES:

- 1.  $0.1 \Omega$  resistors represent package routing.
- 2. 120 pF capacitor represents internal decoupling capacitor.
- 3.  $1 \text{ k}\Omega$  resistor represents small signal PLL resistance.
- 4. Be sure to include all component and routing parasitics.
- 5. Sweep across component/parasitic tolerances.
- 6. To observe IR drop, use DC current of 30 mA and minimum VCC<sub>CORE</sub> level.
- 7. For other modules (interposer, DMM, etc.), adjust routing resistor if desired, but use minimum numbers.

### 5.10 Voltage Regulation Guidelines

A *universal PGA370* design will need the voltage regulation module (VRM) or on-board voltage regulator (VR) to be compliant with Intel *VRM 8.5 DC-DC Converter Design Guidelines*.

# 5.11 Decoupling Guidelines for Universal PGA370 Designs

These preliminary decoupling guidelines for *universal PGA370* designs are estimated to meet the specifications of *VRM 8.5 DC-DC Converter Design Guidelines*.

### 5.11.1 VCC<sub>CORE</sub> Decoupling Design

• Sixteen or more 4.7 µF capacitors in 1206 packages.

All capacitors should be placed within the PGA370 socket cavity and mounted on the primary side of the motherboard. The capacitors are arranged to minimize the overall inductance between the VCC<sub>CORE</sub>/VSS power pins, as shown in Figure 31.





Figure 31. Capacitor Placement on the Motherboard

### 5.11.2 VTT Decoupling Design

For Itt = 2.3 A (maximum)

• Twenty 0.1 µF capacitors in 0603 packages placed as closed as possible to the processor VTT pins. The capacitors are shown on the exterior of Figure 31.

### 5.11.3 VREF Decoupling Design

• Four 0.1 µF capacitors in 0603 package placed near VREF pins (within 500 mils).



### 5.12 Thermal Considerations

### 5.12.1 Heatsink Volumetric Keep-Out Regions

Current heatsink recommendations are only valid for supported Celeron and Pentium III processor frequencies up to 1GHz.

Figure 32 shows the system component keep-out volume above the socket connector required for the reference design thermal solution for high frequency processors. This keep-out envelope provides adequate room for the heatsink, fan and attach hardware under static conditions as well as room for installation of these components on the socket. The heatsink must be compatible with the Integrated Heat Spreader (IHS) used by higher frequency Pentium III processors.

Figure 33 shows component keep-outs on the motherboard required to prevent interference with the reference design thermal solution. Note portions of the heatsink and attach hardware hang over the motherboard.

Adhering to these keep-out areas will ensure compatibility with Intel boxed processor products and Intel enabled third-party vendor thermal solutions for high frequency processors. While the keep-out requirements should provide adequate space for the reference design thermal solution, systems integrators should check with their vendors to ensure their specific thermal solutions fit within their specific system designs. Ensure that the thermal solutions under analysis comprehend the specific thermal design requirements for higher frequency Pentium III processors.

While thermal solutions for lower frequency processors may not require the full keep-out area, larger thermal solutions will be required for higher frequency processors, and failure to adhere to the guidelines will result in mechanical interference.





Figure 32. Heatsink Volumetric Keep-Out Regions

Figure 33. Motherboard Component Keep-Out Regions





# 5.12.2 Fan Heatsink Keep-Out Adherence for Future Boxed Intel<sup>®</sup> Celeron™ Processors

Mother board designs intended to support future boxed Celeron processors manufactured on the 0.13 micron process technology must meet fan heatsink keep-out requirements as specified in the "Intel Celeron Processor EMTS." (Also see Figure 34 below.) Future Celeron processors will use the larger fan heatsink, which demands adherence to maximum keep-out dimensions. Several previous 815 and 815E chipset based motherboards did not adhere to Intel specified keep-out requirements. When revising previous 815E motherboard designs to support the boxed Celeron processor manufactured on the 0.13-micron process technology, ensure motherboard components do not interfere with fan-heatsink maximum keep-out area.

Figure 34. Keep-Out Requirements for the 370-Pin (Top View)





### **5.13** Debug Port Changes

Due to the lower voltage technology employed with newer processors, changes are required to support the debug port. Previously, test access port (TAP) signals used 2.5 V logic, as is the case with the Celeron processor in the PPGA package. Pentium III processor (CPUID=068xh), Celeron processor (CPUID=068xh), and future 0.13 micron socket 370 processors utilize 1.5 V logic levels on the TAP. As a result, the type of debug port connecter used in *universal PGA370* designs is dependent on the processor that is currently in the socket. The 1.5 V connector is a mirror image of the older 2.5 V connector. Either connector will fit into the same printed circuit board layout. Only the pin numbers change (see Figure 35). Also required, along with the new connector, is an In-Target Probe\* (ITP) that is capable of communicating with the TAP at the appropriate logic levels.

**Figure 35. TAP Connector Comparison** 



Caution: Pentium III processor (CPUID=068xh) and Celeron processor (CPUID=068xh) require an intarget probe (ITP) compatible with 1.5 V signal levels on the TAP. Previous ITPs were designed to work with higher voltages and may damage the processor if connected to any of these specified processors.

See the processor datasheet for more information regarding the debug port.



## 6 System Memory Design Guidelines

### 6.1 System Memory Routing Guidelines

Ground plane reference all system memory signals. To provide a good current return path and limit noise on the system memory signals, the signals should be ground referenced from the MCH to the DIMM connectors and from DIMM connector-to-DIMM connector. If ground referencing is not possible, system memory signals should be, at a minimum, referenced to a single plane. If single plane referencing is not possible, stitching capacitors should be added no more than 200 mils from the signal via field. System memory signals may via to the backside of the PCB under the MCH without a stitching capacitor as long as the trace on the topside of the PCB is less than 200 mils.

Note: Intel recommends that a parallel plate capacitor between VCC3.3SUS and GND be added to account for the current return path discontinuity (see decoupling sections in this document). Use one 0.01 μF X7R capacitor per every five system memory signals that switch plane references. No more than two vias are allowed on any system memory signal.

If a group of system memory signals must to change layers, a via field should be created and a decoupling capacitor should be added at the end of the via field. Do not route signals in the middle of a via field; this causes noise to be generated on the current return path of these signals and can lead to issues on these signals (see Figure 36). The traces shown are on layer 1 only. Figure 36 shows signals that are changing layer and two signals that are not changing layer.

*Note:* The two signals around the via field create a keep-out zone where no signals that do not change layer should be routed.

Figure 36. System Memory Routing Guidelines





### 6.2 System Memory 2-DIMM Design Guidelines

### 6.2.1 System Memory 2-DIMM Connectivity

Figure 37. System Memory Connectivity (2 DIMM)





### 6.2.2 System Memory 2-DIMM Layout Guidelines

Figure 38. System Memory 2-DIMM Routing Topologies



**Table 19. System Memory 2-DIMM Solution Space** 

| Signal                      | Top. | Trac  | ce (mils) |      |      |      |      | Tra  | ce Leng | ths (inc | hes) |      |      |      |      |
|-----------------------------|------|-------|-----------|------|------|------|------|------|---------|----------|------|------|------|------|------|
|                             |      |       |           | ,    | A    |      | 3    | (    | •       | ı        | D    |      | E    |      | F    |
|                             |      | Width | Spacing   | Min. | Max. | Min. | Max. | Min. | Max.    | Min.     | Max. | Min. | Max. | Min. | Max. |
| SCS[3:2]#                   | 3    | 5     | 10        |      |      |      |      |      |         | 1        | 4.5  |      |      |      |      |
| SCS[1:0]#                   | 2    | 5     | 10        |      |      |      |      | 1    | 4.5     |          |      |      |      |      |      |
| SMAA[7:4]                   | 4    | 10    | 10        |      |      |      |      |      |         |          |      | 0.4  | 0.5  | 2    | 4    |
| SMAB[7:4]#                  | 5    | 10    | 10        |      |      |      |      |      |         |          |      | 0.4  | 0.5  | 2    | 4    |
| SCKE[3:2]                   | 3    | 10    | 10        |      |      |      |      |      |         | 3        | 4    |      |      |      |      |
| SCKE[1:0]                   | 2    | 10    | 10        |      |      |      |      | 3    | 4       |          |      |      |      |      |      |
| SMD[63:0]                   | 1    | 5     | 10        | 1.75 | 4    | 0.4  | 0.5  |      |         |          |      |      |      |      |      |
| SDQM[7:0]                   | 1    | 10    | 10        | 1.5  | 3.5  | 0.4  | 0.5  |      |         |          |      |      |      |      |      |
| SCAS#, SRAS#,<br>SWE#       | 1    | 5     | 10        | 1    | 4.0  | 0.4  | 0.5  |      |         |          |      |      |      |      |      |
| SBS[1:0],<br>SMAA[12:8,3:0] | 1    | 5     | 10        | 1    | 4.0  | 0.4  | 0.5  |      |         |          |      |      |      |      |      |

In addition to meeting the spacing requirements outlined in Table 19, system memory signal trace edges must be at least 30 mils from any other non-system memory signal trace edge.



**Figure 39. System Memory Routing Example** 



**NOTE:** Routing in this figure is for example purposes only. It does not necessarily represent complete and correct routing for this interface.



# 6.3 System Memory 3-DIMM Design Guidelines

# 6.3.1 System Memory 3-DIMM Connectivity

Figure 40. System Memory Connectivity (3 DIMM)





### 6.3.2 System Memory 3-DIMM Layout Guidelines

Figure 41. System Memory 3-DIMM Routing Topologies



In addition to meeting the spacing requirements outlined in Table 20, system memory signal trace edges must be at least 30 mils from any other non-system memory signal trace edge.

**Table 20. System Memory 3-DIMM Solution Space** 

| Signal                      |      | Trace | e (mils) |      |      |      |      |      | Tra  | ce Leng | ths (incl | nes) |      |      |      |      |      |
|-----------------------------|------|-------|----------|------|------|------|------|------|------|---------|-----------|------|------|------|------|------|------|
|                             |      |       |          | ,    | 4    | ı    | 3    | (    | ;    | ı       | D         | ı    | E    |      | F    | (    | 3    |
|                             | Top. | Width | Spacing  | Min. | Max. | Min. | Max. | Min. | Max. | Min.    | Max.      | Min. | Max. | Min. | Max. | Min. | Max. |
| SCS[5:4]#                   | 4    | 5     | 10       |      |      |      |      |      |      |         |           | 1    | 4.5  |      |      |      |      |
| SCS[3:2]#                   | 3    | 5     | 10       |      |      |      |      |      |      | 1       | 4.5       |      |      |      |      |      |      |
| SCS[1:0]#                   | 2    | 5     | 10       |      |      |      |      | 1    | 4.5  |         |           |      |      |      |      |      |      |
| SMAA[7:4]                   | 6    | 10    | 10       |      |      |      |      | 2    | 4    |         |           |      |      |      |      | 0.4  | 0.5  |
| SMAB[7:4]#                  | 7    | 10    | 10       |      |      |      |      |      |      | 2       | 4         |      |      |      |      | 0.4  | 0.5  |
| SMAC[7:4}                   | 8    | 10    | 10       |      |      |      |      |      |      |         |           | 2    | 4    |      |      | 0.4  | 0.5  |
| SCKE[5:4]                   | 4    | 10    | 10       |      |      |      |      |      |      |         |           | 3    | 4    |      |      |      |      |
| SCKE[3:2]                   | 3    | 10    | 10       |      |      |      |      |      |      | 3       | 4         |      |      |      |      |      |      |
| SCKE[1:0]                   | 2    | 10    | 10       |      |      |      |      | 3    | 4    |         |           |      |      |      |      |      |      |
| SMD[63:0]                   | 1    | 5     | 10       | 1.75 | 4    | 0.4  | 0.5  |      |      |         |           |      |      |      |      |      |      |
| SDQM[7:0]                   | 1    | 10    | 10       | 1.5  | 3.5  | 0.4  | 0.5  |      |      |         |           |      |      |      |      |      |      |
| SCAS#,<br>SRAS#, SWE#       | 5    | 5     | 10       |      |      | 0.4  | 0.5  |      |      |         |           |      |      | 1    | 4    |      |      |
| SBS[1:0],<br>SMAA[12:8,3:0] | 5    | 5     | 10       |      |      | 0.4  | 0.5  |      |      |         |           |      |      | 1    | 4    |      |      |



# 6.4 System Memory Decoupling Guidelines

A minimum of eight  $0.1~\mu F$  low-ESL ceramic capacitors (e.g., 0603 body type, X7R dielectric) are required and must be as close as possible to the MCH. They should be placed within at most 70 mils to the edge of the MCH package edge for VSUS\_3.3 decoupling, and they should be evenly distributed around the system memory interface signal field including the side of the MCH where the system memory interface meets the host interface. There are power and GND balls throughout the system memory ball field of the MCH that need good local decoupling. Make sure to use at least 14 mil drilled vias and wide traces from the pads of the capacitor to the power or ground plane to create a low-inductance path. If possible, multiple vias per capacitor pad are recommended to further reduce inductance. To add the decoupling capacitors within 70 mils of the MCH and/or close to the vias, the trace spacing may be reduced as the traces go around each capacitor. The narrowing of space between traces should be minimal and for as short a distance as possible (500 mils maximum).

To further decouple the MCH and provide a solid current return path for the system memory interface signals it is recommended that a parallel plate capacitor be added under the MCH. Add a topside or bottom side copper flood under center of the MCH to create a parallel plate capacitor between VCC3.3 and GND (see Figure 42). The dashed lines indicate power plane splits on layer 2 or layer 3 depending on stack-up. The filled region in the middle of the MCH indicates a ground plate (on layer 1 if the power plane is on layer 2 or on layer 4 if the power layer is on layer 3).



Figure 42. Intel® 815P Chipset Platform Decoupling Example

Yellow lines in Figure 42 show layer-two plane splits. (Printed versions of this document will show the layer-two plane splits in the left-side, bottom, right-side, and upper-right-side quadrants



enclosed in gray lines.) Note that the layer 1 shapes **do not** cross the plane splits. The bottom shape is a VSS fill over VddSDRAM. The left-side shape is a VSS fill over VddAGP. The larger upper-right-side shape is a VSS fill over VddCORE.

Additional decoupling capacitors shown in Figure 43 should be added between the DIMM connectors to provide a current return path for the reference plane discontinuity created by the DIMM connectors themselves. One 0.01  $\mu$ F X7R capacitor should be added per every ten SDRAM signals. Capacitors should be placed between the DIMM connectors and evenly spread out across the SDRAM interface.

For debug purposes, four or more 0603 capacitor sites should be placed on the backside of the board, evenly distributed under the 815P chipset platform's system memory interface signal field.



Figure 43. Intel® 815P Chipset Platform Decoupling Example

# 6.5 Compensation

A system memory compensation resistor (SRCOMP) is used by the MCH to adjust the buffer characteristics to specific board and operating environment characteristics. Refer to the  $Intel^{\otimes}$  815 Chipset Family: 82815P/82815EP Memory Controller Hub (MCH) for use with the Universal Socket 370 Datasheet for details on compensation. Tie the SRCOMP pin of the MCH to 40  $\Omega$  1% or 2% pull-up resistor to 3.3 Vsus (3.3 Volt standby) via a 10-mil-wide, 0.5 inch trace (targeted for a nominal impedance of 40  $\Omega$ ).



# 7 AGP Design Guidelines

For the detailed AGP interface functionality (e.g., protocols, rules, signaling mechanisms) refer to the latest *AGP Interface Specification*, *Revision 2.0*, which can be obtained from <a href="http://www.agpforum.org">http://www.agpforum.org</a>. This design guide focuses only on specific 815P chipset platform recommendations and covers both standard add-in card AGP and down AGP solutions.

#### 7.1 AGP Interface

A single AGP connector is supported by the MCH's AGP interface. LOCK# and SERR#/PERR# are not supported.

The AGP buffers operate in one of two selectable modes to support the AGP universal connector:

- 3.3 V drive, not 5 V safe. This mode is compliant with the AGP 1.0 66 MHz specification.
- 1.5 V drive, not 3.3 V safe. This mode is compliant with the AGP 2.0 specification.

The AGP 4X must operate at 1.5 V and only use differential clocking mode. The AGP 2X can operate at 3.3 V or 1.5 V. The AGP interface supports up to 4X AGP signaling, though 4X fast writes are not supported. AGP semantic cycles to DRAM are not snooped on the host bus.

The MCH supports PIPE# or SBA[7:0] AGP address mechanisms, but not both simultaneously. Either the PIPE# or the SBA[7:0] mechanism must be selected during system initialization. The MCH contains a 32-deep AGP request queue. High-priority accesses are supported. All AGP semantic accesses hitting the graphics aperture pass through an address translation mechanism with a fully-associative 20-entry TLB.

Accesses between AGP and the hub interface are limited to hub interface-originated memory writes to AGP. Cacheable accesses from the IOQ queue flow through one path, while aperture accesses follow another path. Cacheable AGP (SBA, PIPE#, and FRAME#) reads to DRAM all snoop the cacheable global write buffer (GWB) for system data coherency. Aperture AGP (SBA, PIPE#) reads to DRAM snoop the aperture queue (GCMCRWQ). Aperture AGP (FRAME#) reads and writes to DRAM proceed through a FIFO and there is no RAW capability, so no snoop is required.

The AGP interface is clocked from the 66 MHz clock (3V66). The AGP-to-host/memory interface is synchronous with a clock ratio of 1:1 (66 MHz: 66 MHz), 2:3 (66 MHz: 100 MHz) and 1:2 (66 MHz: 133 MHz).



### 7.1.1 AGP Universal Retention Mechanism (RM)

Environmental testing and field reports indicate that AGP cards and may come unseated during system shipping and handling without proper retention. To avoid disengaged AGP cards, Intel recommends that AGP-based platforms use the AGP retention mechanism (RM).

The AGP RM is a mounting bracket that is used to properly locate the card with respect to the chassis and to assist with card retention. The AGP RM is available in two different handle orientations: left-handed (see Figure 44) and right-handed. Most system boards accommodate the left-handed AGP RM. The manufacturing capacity of the left-handed RM currently exceeds the right-handed capacity, and as a result Intel recommends that customers design their systems to insure they can use the left-handed version of the AGP RM (see Figure 44). The right-handed AGP RM is identical to the left-handed AGP RM, except for the position of the actuation handle. This handle is located on the same end as the primary design, but extends from the opposite side (mirrored about the center axis running parallel to the length of the part). Figure 45 contains keepout information for the left hand AGP retention mechanism. Use this information to ensure the motherboard design leaves adequate space to install the retention mechanism.

The AGP interconnect design requires that the AGP card must be retained to the extent that the card not back out more than 0.99 mm (0.039 in) within the AGP connector. To accomplish this it is recommended that new cards implement an additional notch feature in the mechanical keying tab to allow an anchor point on the AGP card for interfacing with an AGP RM. The retention mechanism's round peg engages with the AGP or GPA card's retention tab and prevents the card from disengaging during dynamic loading. The additional notch feature in the mechanical keying tab is required for 1.5 V AGP cards and is recommended for the new 3.3 V AGP cards.

Figure 44. AGP Left-Handed Retention Mechanism







Figure 45. AGP Left-Handed Retention Mechanism Keep-Out Information

Engineering Change Request number 48 (ECR #48) of the AGP specification details the AGP RM, which is recommended for all AGP cards. These are approved changes to the *Accelerated Graphics Port (AGP) Interface Specification*, Revision 2.0. Intel intends to incorporate the AGP RM changes into later revisions of the AGP Interface Specification. In addition, Intel has defined a reference design of a mechanical device to utilize the features defined in ECR #48.

ECR #48 can be viewed on the Intel Web site at:

#### http://developer.intel.com/technology/agp/ecr.htm

More information regarding this component (AGP RM) is available from the following vendors.

| Resin Color | Supplier Part<br>Number | "Left Handed" Orientation<br>(Preferred) | "Right Handed" Orientation<br>(Alternate) |
|-------------|-------------------------|------------------------------------------|-------------------------------------------|
| Black       | AMP P/N                 | 136427-1                                 | 136427-2                                  |
|             | Foxconn P/N             | 006-0002-939                             | 006-0001-939                              |
| Green       | Foxconn P/N             | 009-0004-008                             | 009-0003-008                              |



#### 7.2 AGP 2.0

The AGP Interface Specification, Revision 2.0 enhances the functionality of the original AGP Interface Specification, Revision 1.0 by allowing 4X data transfers (4 data samples per clock) and 1.5 V operation. The 4X operation of the AGP interface provides for "quad-pumping" of the AGP AD (address/data) and SBA (side-band addressing) buses. That is, data is sampled four times during each 66 MHz AGP clock, which means that each data cycle is ¼ of a 15 ns (66 MHz) clock, or 3.75 ns. Note that 3.75 ns is the data cycle time, not the clock cycle time. During 2X operation, data is sampled twice during a 66 MHz clock cycle, so the data cycle time is 7.5 ns. To allow for such high-speed data transfers, the 2X mode of AGP operation uses source-synchronous data strobing. During 4X operation, the AGP interface uses differential source-synchronous strobing.

With data cycle times as small as 3.75 ns and setup/hold times of 1 ns, propagation delay mismatch is critical. In addition to reducing propagation delay mismatch, it is important to minimize noise. Noise on the data lines causes the settling time to be long. If the mismatch between a data line and the associated strobe is too great or if there is noise on the interface, incorrect data will be sampled. The low-voltage operation on the AGP (1.5 V) requires even more noise immunity. For example, during 1.5 V operation, Vil max is 570 mV. Without proper isolation, crosstalk could create signal integrity issues.

### 7.2.1 AGP Interface Signal Groups

The signals on the AGP interface are broken into three groups: IX timing domain signals, 2X/4X timing domain signals, and miscellaneous signals. Each group has different routing requirements. In addition, within the 2X/4X timing domain signals, there are three sets of signals. All signals in the 2X/4X timing domain must meet minimum and maximum trace length requirements as well as trace width and spacing requirements. However, trace length matching requirements only need to be met within each set of 2X/4X timing domain signals. The signal groups are listed in Table 21.

| Table 21. AGP 2.0 Signal Group | uр | ш | 3 | rc | G | 1 ( | al | ıa | n |  | ic | S | ١. | ( | -2 | Р | G | 4( | . / | 1 | 2 | le | b | Га | ٦ |
|--------------------------------|----|---|---|----|---|-----|----|----|---|--|----|---|----|---|----|---|---|----|-----|---|---|----|---|----|---|
|--------------------------------|----|---|---|----|---|-----|----|----|---|--|----|---|----|---|----|---|---|----|-----|---|---|----|---|----|---|

| Group                 | Signal                                                                                           |  |  |  |
|-----------------------|--------------------------------------------------------------------------------------------------|--|--|--|
| 1X timing domain      | • CLK (3.3 V), RBF#, WBF#, ST[2:0], PIPE#, REQ#, GNT#, PAR, FRAME#, IRDY#, TRDY#, STOP#, DEVSEL# |  |  |  |
| 2X / 4X timing domain | • Set #1: AD[15:0], C/BE[1:0]#, AD_STB0, AD_STB0#1 <sup>1</sup>                                  |  |  |  |
|                       | • Set #2: AD[31:16], C/BE[3:2]#, AD_STB1, AD_STB1# <sup>1</sup>                                  |  |  |  |
|                       | • Set #3: SBA[7:0], SB_STB, SB_STB#1                                                             |  |  |  |
| Miscellaneous, async  | • USB+, USB-, OVRCNT#, PME#, TYPDET#, PERR#, SERR#, INTA#, INTB#                                 |  |  |  |

#### NOTES:

1. These signals are used in 4X AGP mode ONLY.



Table 22. AGP 2.0 Data/Strobe Associations

| Data                     | Associated Strobe in 1X                                                     | Associated<br>Strobe in 2X | Associated<br>Strobes in 4X |
|--------------------------|-----------------------------------------------------------------------------|----------------------------|-----------------------------|
| AD[15:0] and C/BE[1:0]#  | Strobes are not used in 1X mode. All data is sampled on rising clock edges. | AD_STB0                    | AD_STB0,<br>AD_STB0#        |
| AD[31:16] and C/BE[3:2]# | Strobes are not used in 1X mode. All data is sampled on rising clock edges. | AD_STB1                    | AD_STB1,<br>AD_STB1#        |
| SBA[7:0]                 | Strobes are not used in 1X mode. All data is sampled on rising clock edges. | SB_STB                     | SB_STB,<br>SB_STB#          |

Throughout this section, the term *data* refers to AD[31:0], C/BE[3:0]#, and SBA[7:0]. The term *strobe* refers to AD\_STB[1:0], AD\_STB[1:0]#, SB\_STB, and SB\_STB#. When the term *data* is used, it refers to one of the three sets of data signals, as listed in Table 22. When the term *strobe* is used, it refers to one of the strobes as it relates to the data in its associated group.

The routing guidelines for each group of signals (1X timing domain signals, 2X/4X timing domain signals, and miscellaneous signals) will be addressed separately.

# 7.3 Standard AGP Routing Guidelines

These routing guidelines cover a standard AGP solution. This utilizes an AGP compliant device on an external add-in card that plugs into a connector on the motherboard.

### 7.3.1 1X Timing Domain Routing Guidelines

#### 7.3.1.1 External AGP Card Motherboard Guidelines

- The AGP 1X timing domain signals (refer to Table 21) have a maximum trace length of 7.5 inches for motherboards that will **not** support a Graphics Performance Accelerator (GPA) card. This maximum applies to ALL signals listed as 1X timing domain signals in Table 21.
- All AGP 1X timing domain signals can be routed with 5-mil minimum trace separation.
- There are no trace length matching requirements for 1X timing domain signals.

### 7.3.2 2X/4X Timing Domain Routing Guidelines

These trace length guidelines apply to ALL signals listed in Table 21 as 2X/4X timing domain signals. These signals should be routed using 5 mil (60  $\Omega$ ) traces.

The maximum line length and length mismatch requirements depend on the routing rules used on the motherboard. These routing rules were created to provide design freedom by making tradeoffs between signal coupling (trace spacing) and line lengths. The maximum length of the AGP interface defines which set of routing guidelines must be used. Guidelines for short AGP interfaces (e.g., < 6 inches) and long AGP interfaces (e.g., > 6 inches and < 7.25 inches) are documented separately. The maximum length allowed for the AGP interface on external AGP card motherboards is 7.25 inches.





Figure 46. AGP 2X/4X Routing Example for Interfaces < 6 Inches and GPA/AGP Solutions

#### 7.3.2.1 External AGP Card Motherboard Guidelines

For motherboards that will use an external AGP card in the AGP slot, the maximum AGP 2X/4X signal trace length is 7.25 inches. However, there are different guidelines for AGP interfaces shorter than 6 inches (e.g., all AGP 2X/4X signals are less than 6 inches long) and those longer than 6 inches but shorter than the 7.25 inches maximum.

#### **AGP Interfaces Shorter Than 6 Inches**

These guidelines are for designs that require less than 6 inches between the AGP connector and the MCH:

- 1:3 trace width-to-spacing is required for AGP 2X/4X timing domain signal traces.
- AGP 2X/4X signals must be matched with their associated strobe (as outlined in Table 21), within ±0.5 inch.

For example, if a set of strobe signals (e.g., AD\_STB0 and AD\_STB0#) is 5.3 inches long, the data signals associated with those strobe signals (e.g., AD[15:0] and C/BE[2:0]#) can be 4.8 inches to 5.8 inches long. Another strobe set (e.g., SB\_STB and SB\_STB#) could be 4.2 inches long, and the data signals associated with those strobe signals (e.g., SBA[7:0]) could be 3.7 inches to 4.7 inches long.

The strobe signals (AD\_STB0, AD\_STB0#, AD\_STB1, AD\_STB1#, SB\_STB, and SB\_STB#) act as clocks on the source-synchronous AGP interface. Therefore, special care must be taken when routing these signals. Because each strobe pair is truly a differential pair, the pair should be



routed together (e.g., AD\_STB0 and AD\_STB0# should be routed next to each other). The two strobes in a strobe pair should be routed on 5-mil traces with at least 15 mils of space (1:3) between them. This pair should be separated from the rest of the AGP signals (and all other signals) by at least 20 mils (1:4). The strobe pair must be length-matched to less than  $\pm 0.1$  inch (i.e., a strobe and its complement must be the same length, within 0.1 inch).

#### **AGP Interfaces Longer Than 6 Inches**

Since longer lines have more crosstalk, they require wider spacing between traces to reduce the skew. The following guidelines are for designs that require more than 6 inches (but less than the 7.25 inches maximum) between the AGP connector and the MCH:

- 1:4 trace width-to-spacing is required for AGP 2X/4X timing domain signal traces.
- AGP 2X/4X signals must be matched with their associated strobe (as outlined in Table 21), within ±0.125 inch.

For example, if a set of strobe signals (e.g., AD\_STB0 and AD\_STB0#) is 6.5 inches long, the data signals associated with those strobe signals (e.g., AD[15:0] and C/BE[2:0]#) could be 6.475 inches to 6.625 inches long. Another strobe set (e.g., SB\_STB and SB\_STB#) could be 6.2 inches long, and the data signals associated with those strobe signals (e.g., SBA[7:0]) could be 6.075 inches to 6.325 inches long.

The strobe signals (AD\_STB0, AD\_STB0#, AD\_STB1, AD\_STB1#, SB\_STB, and SB\_STB#) act as clocks on the source-synchronous AGP interface. Therefore, special care must be taken when routing these signals. Because each strobe pair is truly a differential pair, the pair should be routed together (e.g., AD\_STB0 and AD\_STB0# should be routed next to each other). The two strobes in a strobe pair should be routed on 5-mil traces with at least 20 mils of space (1:4) between them. This pair should be separated from the rest of the AGP signals (and all other signals) by at least 20 mils (1:4). The strobe pair must be length-matched to less than  $\pm 0.1$  inch (i.e., a strobe and its complement must be the same length, within 0.1 inch).

### 7.3.3 AGP Routing Guideline Considerations and Summary

This information applies to all AGP signals in any motherboard support configuration (e.g., "flexible" or "AGP only"), as follows:

- The 2X/4X timing domain signals can be routed with 5-mil spacing, when breaking out of the MCH. The routing must widen to the documented requirements, within 0.3 inch of the MCH package.
- When matching trace length for the AGP 4X interface, all traces should be matched from the ball of the MCH to the pin on the AGP connector. It is not necessary to compensate for the lengths of the AGP signals on the MCH package.
- Reduce line length mismatch to ensure added margin. Trace length mismatch for all signals within a signal group should be as close to zero as possible, to provide timing margin.
- To reduce trace-to-trace coupling (crosstalk), separate the traces as much as possible.
- All signals in a signal group should be routed on the same layer.
- The trace length and trace spacing requirements *must* not be violated by any signal.



Table 23. AGP 2.0 Routing Summary

| Signal                       | Max.<br>Length     | Trace Spacing<br>(5-mil Traces) | Length<br>Mismatch | Relative to                | Notes                                           |
|------------------------------|--------------------|---------------------------------|--------------------|----------------------------|-------------------------------------------------|
| 1X Timing<br>Domain          | 7.5" <sup>4</sup>  | 5 mils                          | No requirement     | N/A                        | None                                            |
| 2X/4X Timing<br>Domain Set 1 | 7.25" <sup>4</sup> | 20 mils                         | ±0.125"            | AD_STB0<br>and<br>AD_STB0# | AD_STB0,<br>AD_STB0# must be<br>the same length |
| 2X/4X Timing<br>Domain Set 2 | 7.25" <sup>4</sup> | 20 mils                         | ±0.125"            | AD_STB1<br>and<br>AD_STB1# | AD_STB1,<br>AD_STB1# must be<br>the same length |
| 2X/4X Timing<br>Domain Set 3 | 7.25" <sup>4</sup> | 20 mils                         | ±0.125"            | SB_STB and<br>SB_STB#      | SB_STB, SB_STB#<br>must be the same<br>length   |
| 2X/4X Timing<br>Domain Set 1 | 6" <sup>3</sup>    | 15 mils <sup>1</sup>            | ±0.5"              | AD_STB0<br>and<br>AD_STB0# | AD_STB0,<br>AD_STB0# must be<br>the same length |
| 2X/4X Timing<br>Domain Set 2 | 6" <sup>3</sup>    | 15 mils <sup>1</sup>            | ±0.5"              | AD_STB1<br>and<br>AD_STB1# | AD_STB1,<br>AD_STB1# must be<br>the same length |
| 2X/4X Timing<br>Domain Set 3 | 6" <sup>3</sup>    | 15 mils <sup>1</sup>            | ±0.5"              | SB_STB and<br>SB_STB#      | SB_STB, SB_STB#<br>must be the same<br>length   |

#### NOTES:

- 1. Each strobe pair must be separated from other signals by at least 20 mils.
- 2. These guidelines apply to board stack-ups with 15% impedance tolerance.
- 3. 4 inches is the maximum length for a flexible motherboards.
- 4. Solution valid for AGP-only motherboards.

# 7.3.4 AGP Clock Routing

The maximum total AGP clock skew, between the MCH and the graphics component, is 1 ns for all data transfer modes. This 1 ns includes skew and jitter that originates on the motherboard, addin card, and clock synthesizer. Clock skew must be evaluated not only at a single threshold voltage, but at all points on the clock edge that fall within the switching range. The 1 ns skew budget is divided such that the motherboard is allotted 0.9 ns of clock skew. (The motherboard designer shall determine how the 0.9 ns is allocated between the board and the synthesizer.)

# 7.3.5 AGP Signal Noise Decoupling Guidelines

The following routing guidelines are recommended for an optimal system design. The main focus of these guidelines is to minimize signal integrity problems on the AGP interface of the MCH. The following guidelines are not intended to replace thorough system validation for products based on the 815P chipset platform.

 A minimum of six 0.01 μF capacitors are required and must be as close as possible to the MCH. These should be placed within 70 mils of the outer row of balls on the MCH for VDDQ decoupling. The closer the placement, the better.



- The designer should evenly distribute placement of decoupling capacitors in the AGP interface signal field.
- It is recommended that the designer use a low-ESL ceramic capacitor (e.g., with a 0603 body-type X7R dielectric).
- To add the decoupling capacitors within 70 mils of the MCH and/or close to the vias, the trace spacing may be reduced as the traces go around each capacitor. The narrowing of space between traces should be minimal and for as short a distance as possible (1 inch maximum).
- In addition to the minimum decoupling capacitors, the designer should place bypass capacitors at vias that transition the AGP signal from one reference signal plane to another. On a typical four layer PCB design, the signals transition from one side of the board to the other. One extra 0.01 µF capacitor is required per 10 vias. The capacitor should be placed as close as possible to the center of the via field.

The designer should ensure that the AGP connector is well decoupled, as described in the AGP Design Guide, Revision 1.0, Section 1.5.3.3.

AGP\_decoupling\_cap\_placament

Figure 47. AGP Decoupling Capacitor Placement Example

**NOTE:** This figure is for example purposes only. It does not necessarily represent complete and correct routing for this interface.



#### 7.3.6 AGP Routing Ground Reference

It is strongly recommended that, at a minimum, the following critical signals be referenced to ground from the MCH to an AGP connector (or to an AGP video controller if implemented as a "down" solution on an AGP-only motherboard), using a minimum number of vias on each net: AD\_STB0, AD\_STB0#, AD\_STB1, AD\_STB1#, SB\_STB, SB\_STB#, G\_GTRY#, G\_IRDY#, G\_GNT#, and ST[2:0].

In addition to the minimum signal set listed previously, it is strongly recommended that half of all AGP signals be reference to ground, depending on board layout. In an ideal design, the entire AGP interface signal field would be referenced to ground. This recommendation is not specific to any particular PCB stack-up, but should be applied to all designs using the 815P chipset platform for use with the universal socket 370.

# 7.4 AGP Down Routing Guidelines

These routing guidelines cover an AGP down solution. This allows for an AGP compliant device to be implemented directly on the motherboard without the need for a connector or add-in card.

### 7.4.1 1X AGP Down Option Timing Domain Routing Guidelines

Routing guidelines for an AGP device on the motherboard are very similar to those when the device is implemented with an AGP connector.

- AGP 1X timing domain signals (Table 21) have a maximum trace length of 7.5 inches. This maximum applies to ALL signals listed as 1X timing domain signals in Table 21.
- All AGP 1X timing domain signals can be routed with 5-mil minimum trace separation
- There are no trace length matching requirements for 1X timing domain signals

### 7.4.2 2X/4X AGP Down Timing Domain Routing Guidelines

These trace length guidelines apply to ALL signals listed in Table 21 as 2X/4X timing domain signals. These signals should be routed using 5-mil (60  $\Omega$ ) traces.

- The maximum AGP 2X/4X signal trace length is 6 inches.
- 1:3 trace width-to-spacing is required for AGP 2X/4X timing domain signal traces.
- AGP 2X/4X signals must be matched with their associated strobe (as outlined in Table 21), within  $\pm 0.5$  inch.

For example, if a set of strobe signals (e.g., AD\_STB0 and AD\_STB0#) is 5.3 inches long, the data signals associated with those strobe signals (e.g., AD[15:0] and C/BE[2:0]#) could be 4.8 inches to 5.8 inches long. Another strobe set (e.g., SB\_STB and SB\_STB#) could be 4.2 inches long, and the data signals associated with those strobe signals (e.g., SBA[7:0]) could be 3.7 inches to 4.7 inches long.

The strobe signals (AD\_STB0, AD\_STB0#, AD\_STB1, AD\_STB1#, SB\_STB, and SB\_STB#) act as clocks on the source-synchronous AGP interface. Therefore, special care must be taken when routing these signals. Because each strobe pair is truly a differential pair, the pair should be



routed together (e.g., AD\_STB0 and AD\_STB0# should be routed next to each other). The two strobes in a strobe pair should be routed on 5-mil traces with at least 15 mils of space (1:3) between them. This pair should be separated from the rest of the AGP signals (and all other signals) by at least 20 mils (1:4). The strobe pair must be length-matched to less than  $\pm 0.2$  inch (i.e., a strobe and its complement must be the same length, within 0.2 inch).

Figure 48. AGP Down 2X/4X Routing Recommendations



# 7.4.3 AGP Routing Guideline Considerations and Summary

This information applies to all AGP signals, as follows:

- The 2X/4X timing domain signals can be routed with 5-mil spacing, when breaking out of the MCH. The routing must widen to the documented requirements, within 0.3 of the MCH package.
- When matching the trace length for the AGP 4X interface, all traces should be matched from the ball of the MCH to the ball on the AGP compliant device. It is not necessary to compensate for the lengths of the AGP signals on the MCH package.
- Reduce line length mismatch to ensure added margin. Trace length mismatch for all signals within a signal group should be as close to zero as possible, to provide timing margin.
- To reduce trace-to-trace coupling (crosstalk), separate the traces as much as possible.
- All signals in a signal group should be routed on the same layer.
- The trace length and trace spacing requirements **must not** be violated by any signal.

**Table 24. AGP 2.0 Routing Summary** 

| Signal                       | Max.<br>Length | Trace Spacing (5-mil Traces) | Length<br>Mismatch | Relative to             | Notes                                        |
|------------------------------|----------------|------------------------------|--------------------|-------------------------|----------------------------------------------|
| 1X Timing<br>Domain          | 7.5"           | 5 mils                       | No requirement     | N/A                     | None                                         |
| 2X/4X Timing<br>Domain Set 1 | 6"             | 15 mils <sup>1</sup>         | ±0.5"              | AD_STB0 and<br>AD_STB0# | AD_STB0, AD_STB0#<br>must be the same length |
| 2X/4X Timing<br>Domain Set 2 | 6"             | 15 mils <sup>1</sup>         | ±0.5"              | AD_STB1 and<br>AD_STB1# | AD_STB1, AD_STB1#<br>must be the same length |
| 2X/4X Timing<br>Domain Set 3 | 6"             | 15 mils <sup>1</sup>         | ±0.5"              | SB_STB and<br>SB_STB#   | SB_STB, SB_STB#<br>must be the same length   |

**NOTE:** Each strobe pair must be separated from other signals by at least 20 mils.



#### 7.4.4 AGP Clock Routing

The maximum total AGP clock skew, between the MCH and the graphics component, is 1 ns for all data transfer modes. This 1 ns includes skew and jitter that originates on the motherboard and clock synthesizer. Clock skew must be evaluated not only at a single threshold voltage, but at all points on the clock edge that fall within the switching range.

For AGP clock routing guidelines for the 815P chipset platform, refer to Section 10.3.

### 7.4.5 AGP Signal Noise Decoupling Guidelines

The following routing guidelines are recommended for the optimal system design. The main focus of these guidelines is to minimize signal integrity problems on the AGP interface of the MCH. The following guidelines are not intended to replace thorough system validation for products based on the 815P chipset platform.

- A minimum of six 0.01 μF capacitors are required and must be as close as possible to the MCH. These should be placed within 70 mils of the outer row of balls on the MCH for VDDQ decoupling. The closer the placement, the better.
- The designer should evenly distribute placement of decoupling capacitors in the AGP interface signal field.
- It is recommended that the designer use a low-ESL ceramic capacitor, such as with a 0603 body-type X7R dielectric.
- To add the decoupling capacitors within 70 mils of the MCH and/or close to the vias, the trace spacing may be reduced as the traces go around each capacitor. The narrowing of space between traces should be minimal and for as short a distance as possible (1 inch maximum).
- In addition to the minimum decoupling capacitors, the designer should place bypass capacitors at vias that transition the AGP signal from one reference signal plane to another. On a typical four-layer PCB design, the signals transition from one side of the board to the other. One extra 0.01 μF capacitor is required per ten vias. The capacitor should be placed as close as possible to the center of the via field.

# 7.4.6 AGP Routing Ground Reference

It is strongly recommended that at least the following critical signals be referenced to ground from the MCH to an AGP video controller on an AGP-only motherboard, using a minimum number of vias on each net: AD\_STB0, AD\_STB0#, AD\_STB1, AD\_STB1#, SB\_STB, SB\_STB#, G\_GTRY#, G\_IRDY#, G\_GNT#, and ST[2:0].

In addition to the minimum signal set listed previously, it is strongly recommended that half of all AGP signals be referenced to ground, depending on the board layout. In an ideal design, the complete AGP interface signal field would be referenced to ground. This recommendation is not specific to any particular PCB stack-up, but should be applied to all designs using the 815P chipset platform.



# 7.5 AGP 2.0 Power Delivery Guidelines

#### 7.5.1 VDDQ Generation and TYPEDET#

AGP specifies two separate power planes: VCC and VDDQ. VCC is the core power for the graphics controller. This voltage is *always* 3.3 V. VDDQ is the interface voltage. In AGP 1.0 implementations, VDDQ was also 3.3 V. For the designer developing an AGP 1.0 motherboard, there is no distinction between VCC and VDDQ, as both are tied to the 3.3 V power plane on the motherboard.

AGP 2.0 requires that these power planes be separate. In conjunction with the 4X data rate, the AGP 2.0 Interface Specification provides for low-voltage (1.5 V) operation. The AGP 2.0 specification implements a TYPEDET# (type detect) signal on the AGP connector that determines the operating voltage of the AGP 2.0 interface (VDDQ). The motherboard must provide either 1.5 V or 3.3 V to the add-in card, depending on the state of the TYPEDET# signal. (see Table 25). 1.5 V low-voltage operation applies **only** to the AGP interface (VDDQ). VCC is always 3.3 V.

**Note:** The motherboard provides 3.3 V to the VCC pins of the AGP connector. If the graphics controller needs a lower voltage, then the add-in card must regulate the 3.3VCC voltage to the controller's requirements. The graphics controller may **only** power AGP I/O buffers with the VDDQ power pins.

The TYPEDET# signal indicates whether the AGP 2.0 interface operates at 1.5 V or 3.3 V. If TYPEDET# is floating (i.e., No Connect) on an AGP add-in card, the interface is 3.3 V. If TYPEDET# is shorted to ground, the interface is 1.5 V.

Table 25. TYPDET#/VDDQ Relationship

| TYPEDET#<br>(on add-in card) | VDDQ<br>(supplied by MB) |
|------------------------------|--------------------------|
| GND                          | 1.5 V                    |
| N/C                          | 3.3 V                    |

As a result of this requirement, the motherboard must provide a *flexible* voltage regulator or key the slot to preclude add-in cards with voltage requirements incompatible with the motherboard. This regulator must supply the appropriate voltage to the VDDQ pins on the AGP connector. VDDQ generation and AGP VREF generation must be considered together. Before developing VDDQ generation circuitry, refer to both the above requirements and the *AGP 2.0 Interface Specification*.





Figure 49. AGP VDDQ Generation Example Circuit

Figure 49 demonstrates **one** way to design the VDDQ voltage regulator. This regulator is a linear regulator with an external, low-Rds<sub>on</sub> FET. The source of the FET is connected to 3.3 V. This regulator converts 3.3 V to 1.5 V or passes 3.3 V, depending on the state of TYPEDET#. If a linear regulator is used, it must draw power from 3.3 V (not 5 V) to control thermals (i.e., 5 V regulated down to 1.5 V with a linear regulator will dissipate approximately 7 W at 2 A). Because it must draw power from 3.3 V and, in some situations, must simply pass that 3.3 V to VDDQ (when a 3.3 V add-in card is placed in the system), the regulator MUST use a low-Rds<sub>on</sub> FET.

AGP 1.0 ECR #44 modified VDDQ  $3.3_{min}$  to 3.1V. When an ATX power supply is used, the  $3.3~V_{min}$  is 3.168~V. Therefore, 68~mV of drop is allowed across the FET at 2~A. This corresponds to a FET with an  $Rds_{on}$  of  $34~m\Omega$ .

**How does the regulator switch?** The feedback resistor divider is set to 1.5 V. When a 1.5 V card is placed in the system, the transistor is Off and the regulator regulates to 1.5 V. When a 3.3 V card is placed in the system, the transistor is On, and the feedback will be pulled to ground. When this happens, the regulator will drive the gate of the FET to nearly 12 V. This will turn the FET on and pass  $3.3 \text{ V} - (2 \text{ A} * \text{Rds}_{\text{on}})$  to VDDQ.



#### 7.5.2 VREF Generation for AGP 2.0 (2X and 4X)

VREF generation for AGP 2.0 is different, depending on the AGP card type used. The 3.3 V AGP cards generate VREF locally. That is, they have a resistor divider on the card that divides VDDQ down to VREF (see Figure 50). To account for potential differences between VDDQ and GND at the MCH and graphics controller, 1.5 V cards use source-generated VREF. That is, the VREF signal is generated at the graphics controller and sent to the MCH, and another VREF is generated at the MCH and sent to the graphics controller (see Figure 50).

Both the graphics controller and the MCH must generate VREF and distribute it through the connector (1.5 V add-in cards only). The following two pins defined on the AGP 2.0 universal connector allow this VREF passing:

• VREFGC : VREF from the graphics controller to the chipset

• VREFCG: VREF from the chipset to the graphics controller

To preserve the common mode relationship between the VREF and data signals, the routing of the two VREF signals must be matched in length to the strobe lines, within 0.5 inch on the motherboard and within 0.25 inch on the add-in card.

The voltage divider networks consist of AC and DC elements, as shown in Figure 50.

The VREF divider network should be placed as close as practical to the AGP interface, to get the benefit of the common-mode power supply effects. However, the trace spacing around the VREF signals must be a minimum of 25 mils to reduce crosstalk and maintain signal integrity.

During 3.3 V AGP 2.0 operation, VREF must be 0.4 VDDQ. However, during 1.5 V AGP 2.0 operation, VREF must be 0.5 VDDQ. This requires a flexible voltage divider for VREF. Various methods of accomplishing this exist, and one such example is shown in Figure 50.



Figure 50. AGP 2.0 VREF Generation and Distribution



The flexible VREF divider shown in Figure 50 uses a FET switch to switch between the locally generated VREF (for 3.3 V add-in cards) and the source-generated VREF (for 1.5 V add-in cards).

Use of the source-generated VREF at the receiver is optional and is a product implementation issue beyond the scope of this document.



# 7.6 Additional AGP Design Guidelines

### 7.6.1 Compensation

The MCH AGP interface supports resistive buffer compensation (RCOMP). Tie the GRCOMP pin to a 40  $\Omega$ , 2% (or 39  $\Omega$ , 1%) pull-down resistor (to ground) via a 10-mil-wide, very short (<0.5 inch) trace.

#### 7.6.2 AGP Pull-Ups

AGP control signals require pull-up resistors to VDDQ on the motherboard, to ensure that they contain stable values when no agent is actively driving the bus.

#### 1X Timing Domain Signals Requiring Pull-Up Resistors

The signals requiring pull-up resistors are:

| • FRAME# | • RBF#  |
|----------|---------|
| • TRDY#  | • PIPE# |

TRDY#PIPE#IRDY#REQ#

• DEVSEL# • WBF#

• STOP# • GNT#

• SERR# • ST[2:0]

• PERR#

**Note:** It is **critical** that these signals be pulled up to VDDQ, not 3.3 V.

The trace stub to the pull-up resistor on 1X timing domain signals should be kept at less than 0.5 inch, to avoid signal reflections from the stub.

*Note:* The strobe signals require pull-ups/pull-downs on the motherboard to ensure that they contain stable values when no agent is driving the bus.

*Note:* INTA# and INTB# should be pulled to 3.3 V, not VDDQ.

#### 2X/4X Timing Domain Signals

AD\_STB[1:0] (pull-up to VDDQ)
 SB\_STB (pull-up to VDDQ)
 AD\_STB[1:0]# (pull-down to ground)
 SB\_STB# (pull-down to ground)

The trace stub to the pull-up/pull-down resistor on 2X/4X timing domain signals should be kept to less than 0.1 inch to avoid signal reflections from the stub.



The pull-up/pull-down resistor value requirements are Rmin =  $4 \text{ k}\Omega$  and Rmax =  $16 \text{ k}\Omega$ . The recommended AGP pull-up/pull-down resistor value is  $8.2 \text{ k}\Omega$ .

#### 7.6.2.1 AGP Signal Voltage Tolerance List

The following signals on the AGP interface are 3.3 V tolerant during 1.5 V operation:

- PME#
- INTA#
- INTB#
- GPERR#
- GSERR#
- CLK
- RST

The following signals on the AGP interface are 5 V tolerant (refer to the USB specification):

- USB+
- USB-
- OVRCNT#

The following special AGP signal is either GROUNDED or NOT CONNECTED on an AGP card.

• TYPEDET#

**Note:** All other signals on the AGP interface are in the VDDQ group. They are not 3.3 V tolerant during 1.5 V operation.

# 7.7 Motherboard / Add-in Card Interoperability

There are three AGP connectors: 3.3 V AGP connector, 1.5 V AGP connector, and Universal AGP connector. To maximize add-in flexibility, it is highly advisable to implement the universal connector in a system based on the 815P chipset platform. All add-in cards are **either** 3.3 V or 1.5 V cards. The 4X transfers at 3.3 V are not allowed due to timings.

Table 26. Connector/Add-in Card Interoperability

| Card       | 1.5 V Connector | 3.3 V Connector | Universal Connector |
|------------|-----------------|-----------------|---------------------|
| 1.5 V Card | Yes             | No              | Yes                 |
| 3.3 V Card | No              | Yes             | Yes                 |

Table 27. Voltage/Data Rate Interoperability

| Voltage    | 1X  | 2X  | 4X  |
|------------|-----|-----|-----|
| 1.5 V VDDQ | Yes | Yes | Yes |
| 3.3 V VDDQ | Yes | Yes | No  |
|            |     |     |     |



# 8 Hub Interface

The MCH ball assignment and the ICH ball assignment have been optimized to simplify hub interface routing. It is recommended that the hub interface signals be routed directly from the MCH to ICH with all signals referenced to VSS (see Figure 51). Layer transition should be kept to a minimum. If a layer change is required, use only two vias per net and keep all data signals and associated strobe signal on the same layer.

The hub interface signals are divided into two groups: data signals (HL) and strobe signals (HL\_STB). For the 8-bit hub interface, HL[0:7] are associated with HL\_STB and HL\_STB#.

- Data Signals:
  - HL[10:0]
- Strobe Signals:
  - HL\_STB
  - HL\_STB#

Note: HL\_STB/HL\_STB# is a differential strobe pair.

No pull-ups or pull-downs are required on the hub interface. HL11 on the ICH should be brought out to a test point for NAND Tree testing. Each signal should be routed such that it meets the guidelines documented for its signal group.

Figure 51. Hub Interface Signal Routing Example





#### 8.1.1 Data Signals

Hub interface data signals should be routed with a trace width of 5 mils and a trace spacing of 20 mils. These signals can be routed with a trace width of 5 mils and a trace spacing of 15 mils for navigation around components or mounting holes. To break out of the MCH and the ICH, the hub interface data signals can be routed with a trace width of 5 mils and a trace spacing of 5 mils. The signals should be separated to a trace width of 5 mils and a trace spacing of 20 mils, within 0.3 inch of the MCH/ICH components.

The maximum trace length for the hub Interface data signals is 7 inches. These signals should each be matched within  $\pm 0.1$  inch of the HL STB and HL STB# signals.

### 8.1.2 Strobe Signals

Due to their differential nature, the hub interface strobe signals should be 5 mils wide and routed 20 mils apart. This strobe pair should be a minimum of 20 mils from any adjacent signal. The maximum length for the strobe signals is 7 inches, and the two strobes should be the same length. Additionally, the trace length for each data signal should be matched to the trace length of the strobes, within  $\pm 0.1$  inch.

#### 8.1.3 HREF Generation/Distribution

HREF is the hub interface reference voltage. It is  $0.5*1.85~V=0.92V\pm2\%$ . It can be generated using a single HREF divider or locally generated dividers (see Figure 52 and Figure 53). The resistors should be equal in value and rated at 1% tolerance (to maintain 2% tolerance on 0.9V). The value of these resistors must be chosen to ensure that the reference voltage tolerance is maintained over the entire input leakage specification. The recommended range for the resistor value is from a minimum of  $100~\Omega$  to a maximum of  $1~k\Omega$  (300  $\Omega$  shown in example).

The single HREF divider should not be located more than 4 inches away from either the MCH or ICH. If the single HREF divider is located more than 4 inches away, then the locally generated hub interface reference dividers should be used instead.

The reference voltage generated by a single HREF divider should be bypassed to ground at each component with a 0.01  $\mu$ F capacitor located close to the component HREF pin. If the reference voltage is generated locally, the bypass capacitor must be close to the component HREF pin.





Figure 52. Single-Hub-Interface Reference Divider Circuit

Figure 53. Locally Generated Hub Interface Reference Dividers



# 8.1.4 Compensation

Independent hub interface compensation resistors are used by the MCH and ICH to adjust buffer characteristics to specific board characteristics. Refer to the Intel® 815 Chipset Family: 82815P/82815EP Memory Controller Hub (MCH) for use with the Universal Socket 370 Datasheet and the Intel® 82801AA (ICH) and 82801AB (ICH0) I/O Controller Hub Datasheet for details on compensation. The resistive compensation (RCOMP) guidelines are as follows:

• RCOMP: Tie the HLCOMP pin of each component to a 40  $\Omega$  1% or 2% pull-up resistor (to 1.85 V) via a 10-mil-wide, 0.5 inch trace (targeted at a nominal trace impedance of 40  $\Omega$ ). The MCH and ICH each requires their own RCOMP resistor.



This page is intentionally left blank.



# 9 I/O Subsystem

This chapter provides guidelines for connecting and routing the IDE, AC '97, USB, I/O APIC, SMBus, PCI, LPC/FWH, and RTC subsystems.

#### 9.1 IDE Interface

This section contains guidelines for connecting and routing the ICH IDE interface. The ICH has two independent IDE channels. This section provides guidelines for IDE connector cabling and motherboard design, including component and resistor placement and signal termination for both IDE channels. The ICH has integrated the series resistors that typically have been required on the IDE data signals (PDD[15:0] and SDD[15:0]) running to the two ATA connectors. Intel does not anticipate requiring additional series termination, but OEMs should verify the motherboard signal integrity via simulation. Additional external 0  $\Omega$  resistors can be incorporated into the design to address possible noise issues on the motherboard. The additional resistor layout increases flexibility by providing future stuffing options.

The IDE interface can be routed with 5-mil traces on 5-mil spaces, and it should be less than 8 inches long (from ICH to IDE connector). Additionally, the shortest IDE signal (on a given IDE channel) must be less than 1 inch shorter than the longest IDE signal (on the channel).

### 9.1.1 Cabling and Motherboard Requirements

- Length of Cable: Each IDE cable must be equal to or less than 18.
- Cable Capacitance: Less than 30 pF.
- **Placement:** A maximum of 6 inches between drive connectors on the cable. If a single drive is placed on the cable, it should be placed at the end of the cable. If a second drive is placed on the same cable, it should be placed on the connector next closest to the end of the cable (6 inches away from the end of the cable).
- **Grounding:** Provide a direct low-impedance chassis path between the motherboard ground and hard disk drives.
- Ultra ATA/66: Ultra ATA/66 requires the use of an 80-conductor cable.
- ICH Placement: The ICH must be placed at most 8 inches from the ATA connector(s).
- **Termination Resistors:** There is no need for series termination resistors on the data and control signals, since series termination is integrated into these signal lines on the ICH.
- Capacitance: The capacitance of each pin of the IDE connector on the host should be less than 25 pF when the cables are disconnected from the host.
- **IDE Absent:** If no IDE is implemented with the ICH, the input signals (xDREQ and xIORDY) can be grounded and the output signals can be left as no connects.



Figure 54. IDE Minimum/Maximum Routing and Cable Lengths



Figure 55. Ultra ATA/66 Cable





#### 9.2 Cable Detection for Ultra ATA/66

An 80-conductor IDE cable is required for Ultra ATA/66. This cable uses the same 40-pin connector as the old 40-pin IDE cable. The wires in the cable alternate: ground, signal, ground, signal,.... All ground wires are tied together on the cable (and they are tied to the ground on the motherboard through the ground pins in the 40-pin connector). This cable conforms to the *Small Form Factor Specification SFF-8049*, which is obtainable from the Small Form Factor Committee.

To determine whether the ATA/66 mode can be enabled, the chipset using the ICH requires the system BIOS to attempt to determine the type of cable used in the system. The BIOS does this in one of two ways:

- Host-side detection
- Device-side detection

To determine whether the ATA/66 mode can be enabled, the ICH requires that the system software attempt to determine the type of cable used in the system. If the system software detects an 80-conductor cable, it may use any Ultra DMA mode up to the highest transfer mode supported by both the chipset and the IDE device. If a 40-conductor cable is detected, the system software must not enable modes faster than Ultra DMA Mode 2 (Ultra ATA/33).



#### 9.2.1 Host Side Cable Detection

#### **BIOS Detects Cable Type Using GPIOs**

Host-side detection requires the use of two GPI pins (one per IDE controller). The proper way to connect the PDIAG#/CBLID# signal of the IDE connector to the host is shown in Figure 56. All Ultra ATA/66 devices have a 10 k $\Omega$  pull-up resistor to 5 V. Most GPIO pins on the ICH and all GPIs on the FWH are not 5 V tolerant. This requires a resistor divider so that 5 V will not be driven to the ICH or FWH pins. The proper value of the series resistor is 15 k $\Omega$  (as shown in Figure 56). This creates a 10 k $\Omega$ /15 k $\Omega$  resistor divider and will produce approximately 3 V for a logic high. This mechanism allows the host to sample PDIAG#/CBLID#, after diagnostics. If PDIAG#/CBLIB# is high, then there is 40-conductor cable in the system and ATA modes 3 and 4 should not be enabled. If PDIAG#/CBLID# is low, then there is an 80-conductor cable in the system.

Figure 56. Host-Side IDE Cable Detection





#### 9.2.2 Device Side Cable Detection

#### **BIOS Queries IDE Device for Cable Type**

Device-side detection requires only a 0.047  $\mu F$  capacitor on the motherboard, as shown in Figure 57. This mechanism creates a resistor-capacitor (RC) time constant. The ATA mode 3 or 4 device will drive PDIAG#/CBLID# low and then release it (pulled up through a 10 k $\Omega$  resistor). The device will sample the PDIAG# signal after releasing it. In an 80-conductor cable, PDIAG#/CBLID# is not connected through; therefore, the capacitor has no effect. In a 40-conductor cable, PDIAG#/CBLID# is connected through to the device; therefore, the signal will rise more slowly. The device can detect the difference in rise times and it will report the cable type to the BIOS when it sends the IDENTIFY\_DEVICE packet during system boot, as described in the ATA/66 specification.

Figure 57. Drive-Side IDE Cable Detection





### 9.2.3 Primary IDE Connector Requirements

Figure 58. Resistor Schematic for Primary IDE Connectors



- Due to the elimination of the ISA bus from the ICH, PCI\_RST# should be connected to pin 1 of the IDE connectors as the IDE reset signal. Because of high loading, the PCI\_RST# signal should be buffered.
- 22  $\Omega$  to 47  $\Omega$  series resistors are required on RESET#. The correct value should be determined for each unique motherboard design, based on signal quality.
- IRQ14 and IRQ15 each require an 8.2 k $\Omega$  pull-up resistor to VCC.
- A 1  $k\Omega$  pull-up to 5 V is required on PIORDY and SIORDY.
- A 470  $\Omega$  pull-down is required on pin 28 of each connector.
- A 5.6  $k\Omega$  pull-down is required on PDREQ and SDREQ.
- The primary IDE connector uses IRQ14, and the secondary IDE connector uses IRQ15.
- There is no internal pull-up or pull-down on PDD7 or SDD7 of the ICH. Devices must not have a pull-up resistor on DD7. It is recommended that a host have a  $10 \text{ k}\Omega$  pull-down resistor on PDD7 and SDD7 to allow the host to recognize the absence of a device at power-up (as required by the ATA-4 specification).



#### 9.2.4 Secondary IDE Connector Requirements

Figure 59. Resistor Schematic for Secondary IDE Connectors



- Due to the elimination of the ISA bus from the ICH, PCI\_RST# should be connected to pin 1 of the IDE connectors as the IDE reset signal. Because of high loading, the PCI\_RST# signal should be buffered.
- 22  $\Omega$  to 47  $\Omega$  series resistors are required on RESET#. The correct value should be determined for each unique motherboard design, based on signal quality.
- IRQ14 and IRQ15 each require an 8.2 k $\Omega$  pull-up resistor to VCC.
- A 1  $k\Omega$  pull-up to 5 V is required on PIORDY and SIORDY.
- A 470  $\Omega$  pull-down is required on pin 28 of each connector.
- A 5.6 k $\Omega$  pull-down is required on PDREQ and SDREQ.
- The primary IDE connector uses IRQ14, and the secondary IDE connector uses IRQ15.
- There is no internal pull-up or pull-down on PDD7 or SDD7 of the ICH. Devices must not have a pull-up resistor on DD7. It is recommended that a host have a  $10 \text{ k}\Omega$  pull-down resistor on PDD7 and SDD7 to allow the host to recognize the absence of a device at power-up (as required by the ATA-4 specification).



# 9.2.5 Layout for Both Host-Side and Device-Side Cable Detection

The 815P chipset platform (using the ICH) can use two methods to detect the cable type. Each mode requires a different motherboard layout.

It is possible to lay out for both host-side and device-side cable detection and decide the method to be used during assembly. Figure 60 shows the layout that allows for both host-side and drive-side detection.

For Host-Side Detection:

- R1 is a  $0 \Omega$  resistor.
- R2 is a 15 k $\Omega$  resistor.
- C1 is not stuffed.

For Device-Side Detection:

- R1 is not stuffed.
- R2 is not stuffed.
- C1 is a 0.047 μF capacitor.

Figure 60. Flexible IDE Cable Detection





# 9.3 AC '97

The ICH implements an AC '97 v2.2-compliant digital controller. Any codec attached to the ICH AC-link must be AC '97 v2.2 compliant as well. Contact your codec IHV for information on AC '97 v2.2-compliant products. The AC '97 v2.2 specification is available on the Intel website:

http://developer.intel.com/pc-supp/platform/ac97/index.htm

The ICH supports the codec combinations listed in Table 28.

**Table 28. AC '97 Configuration Combinations** 

| Primary           | Secondary  |  |
|-------------------|------------|--|
| Audio (AC)        | None       |  |
| Modem (MC)        | None       |  |
| Audio (AC)        | Modem (MC) |  |
| Audio/Modem (AMC) | None       |  |

As shown in Table 28, the ICH does not support two codecs of the same type on the link. For example, if an AMC is on the link, it must be the only codec. If an AC is on the link, another AC may not be present.

# **9.3.1 AC** '97 Routing

To ensure the maximum performance of the codec, proper component placement and routing techniques are required. These techniques include properly isolating the codec, associated audio circuitry, analog power supplies, and analog ground planes, from the rest of the motherboard. This includes plane splits and proper routing of signals not associated with the audio section. Contact your vendor for device-specific recommendations.



The basic recommendations are as follows:

- Special consideration must be given for the ground return paths for the analog signals.
- Digital signals routed in the vicinity of the analog audio signals must not cross the power plane split lines. Analog and digital signals should be located as far as possible from each other.
- Partition the board with all analog components grouped together in one area and all digital components in another.
- Separate analog and digital ground planes should be provided, with the digital components over the digital ground plane, and the analog components, including the analog power regulators, over the analog ground plane. The split between planes must be a minimum of 0.05 inch wide.
- Keep digital signal traces, especially the clock, as far as possible from the analog input and voltage reference pins.
- Do not completely isolate the analog/audio ground plane from the rest of the board ground plane. There should be a single point (0.25 inch to 0.5 inch wide) where the analog/isolated ground plane connects to the main ground plane. The split between planes must be a minimum of 0.05 inch wide.
- Any signals entering or leaving the analog area must cross the ground split in the area where the analog ground is attached to the main motherboard ground. That is, no signal should cross the split/gap between the ground planes, which would cause a ground loop, thereby greatly increasing EMI emissions and degrading the analog and digital signal quality.
- Analog power and signal traces should be routed over the analog ground plane.
- Digital power and signal traces should be routed over the digital ground plane.
- Bypassing and decoupling capacitors should be close to the IC pins, or positioned for the shortest connections to pins, with wide traces to reduce impedance.
- All resistors in the signal path or on the voltage reference should be metal film. Carbon
  resistors can be used for DC voltages and the power supply path, where the voltage
  coefficient, temperature coefficient, and noise are not factors.
- Regions between analog signal traces should be filled with copper, which should be
  electrically attached to the analog ground plane. Regions between digital signal traces should
  be filled with copper, which should be electrically attached to the digital ground plane.
- Locate the crystal or oscillator close to the codec.

Clocking is provided from the primary codec on the link via BITCLK, and it is derived from a 24.576 MHz crystal or oscillator. Refer to the primary codec vendor for the crystal or oscillator requirements. BITCLK is a 12.288 MHz clock driven by the primary codec to the digital controller (ICH) and by any other codec present. The clock is used as the time base for latching and driving data.

The ICH supports wake-on-ring from S1–S4 via the AC-link. The codec asserts SDATAIN to wake the system. To provide wake capability and/or caller ID, standby power must be provided to the modem codec.

If no codec is attached to the link, internal pull-downs will prevent the inputs from floating. Therefore, external resistors are not required.



# 9.3.2 AC '97 Signal Quality Requirements

In a lightly loaded system (e.g., single codec down), AC '97 signal integrity should be evaluated to confirm that the signal quality on the link is acceptable to the codec used in the design. A series resistor at the driver and a capacitor at the codec can be implemented to compensate for any signal integrity issues. The values used will be design dependent and should be verified for correct timings. The ICH AC-link output buffers are designed to meet the *AC* '97 v2.2, with the specified load of 50 pF.

# 9.3.3 Motherboard Implementation

The following design considerations are provided for the implementation of an ICH platform using AC '97. These design guidelines have been developed to ensure maximum flexibility for board designers, while reducing the risk of board-related issues. These recommendations are not the only implementation or a complete checklist, but they are based on the ICH platform.

- Codec Implementation
  - Any valid combination of codecs may be implemented on the motherboard and on the riser. For ease of homologation, it is recommended that a modem codec be implemented on a CNR module. However, nothing precludes a modem codec on the motherboard.
  - Only one primary codec may be present on the link. A maximum of two codecs can be supported in an ICH platform.
  - Components (e.g., FET switches, buffers or logic states) should not be implemented on the AC-link signals, except for AC\_RST#. Doing so would potentially interfere with timing margins and signal integrity.
  - The ICH supports wake-on-ring from S1–S4 states via the AC-link. The codec asserts SDATAIN to wake the system. To provide wake capability and/or caller ID, standby power must be provided to the modem codec. If no codec is attached to the link, internal pull-downs will prevent the inputs from floating, so external resistors are not required. The ICH does not wake from the S5 state via the AC-link.
  - The SDATAIN[0:1] pins should not be left in a floating state if the pins are not connected and the AC-link is active. Rather, they should be pulled to ground through a weak (approximately  $10 \text{ k}\Omega$ ) pull-down resistor. If the AC-link is disabled (by setting the shut-off bit to 1), then the ICH's internal pull-down resistors are enabled, so there is no need for external pull-down resistors. However, if the AC-link is to be active, then there should be pull-down resistors on any SDATAIN signal that might not be connected to a codec. For example, if a dedicated audio codec is on the motherboard and cannot be disabled via a hardware jumper or stuffing option, then its SDATAIN signal does not need a pull-down resistor. However, if the SDATAIN signal has no codec connected or is connected to an on-board codec that can be hardware-disabled, then the signal should have an external pull-down resistor to ground.
- The ICH provides internal weak pull-downs. Therefore, the motherboard does not need to provide discrete pull-down resistors.
- PC\_BEEP should be routed through the audio codec. Care should be taken to avoid the introduction of a pop when powering the mixer up or down.



# 9.4 Using Native USB Interface

The following are general guidelines for the native USB interface:

- Unused USB ports should be terminated with 15 k $\Omega$  pull-down resistors on both P+/P- data lines.
- 15  $\Omega$  series resistors should be placed as close as possible to the ICH (<1 inch). These series resistors provide source termination of the reflected signal.
- 47 pF capacitors must be placed as close as possible to the ICH as well as on the ICH side of the series resistors on the USB data lines (P0±, P1±). These capacitors are for signal quality (rise/fall time) and to help minimize EMI radiation.
- 15 kΩ ±5% pull-down resistors should be placed on the USB side of the series resistors on the USB data lines (P0±, P1±). They provide the signal termination required by the USB specification. The stub should be as short as possible.
- The trace impedance for the P0 $\pm$  and P1 $\pm$  signals should be 45  $\Omega$  (to ground) for each USB signal P+ or P-. This may be achieved with 9-mil-wide traces on the motherboard based on the stack-up recommended in Figure 3. The impedance is 90  $\Omega$  between the differential signal pairs P+ and P-, to match the 90  $\Omega$  USB twisted-pair cable impedance. Note that the twisted-pair characteristic impedance of 90  $\Omega$  is the series impedance of both wires, which results in an individual wire presenting a 45  $\Omega$  impedance. The trace impedance can be controlled by carefully selecting the trace width, trace distance from power or ground planes, and physical proximity of nearby traces.
- USB data lines should be routed as 'critical signals' (i.e., hand-routing preferred). The P+/P-signal pair should be routed together and not parallel to other signal traces, to minimize crosstalk. Doubling the space from the P+/P-signal pair to adjacent signal traces will help to prevent crosstalk. The P+/P-signal traces should also be the same length, which will minimize the effect of common mode current on EMI.





Figure 61. Recommended USB Schematic

The recommended USB trace characteristics are as follows:

- Impedance 'Z0' = 45.4  $\Omega$
- Line delay = 160.2 ps
- Capacitance = 3.5 pF
- Inductance = 7.3 nH
- Res at 20 °C = 53.9 m $\Omega$

# 9.5 I/O APIC (I/O Advanced Programmable Interrupt Controller)

Systems not using the I/O APIC should comply with the following recommendations:

- On the ICH
  - Connect PICCLK directly to ground.
  - Connect PICD0, PICD1 to ground through a 10 k $\Omega$  resistor.
- On the processor
  - PICCLK requires special implementation for universal motherboard designs. See Section 4.2.9
  - Connect PICD0 to 2.5 V through 10 k $\Omega$  resistors.
  - Connect PICD1 to 2.5 V through 10 k $\Omega$  resistors.



### 9.6 SMBus

The Alert on LAN signals can be used as:

- Alert on LAN signals:  $4.7 \text{ k}\Omega$  pull-up resistors to 3.3 VSB are required.
- **GPIOs:** Pull-up resistors to 3.3VSB and the signals must be allowed to change states on power-up. (For example, on power-up the ICH drives *heartbeat* messages until the BIOS programs these signals as GPIOs.) The values of the pull-up resistors depend on the loading on the GPIO signal.
- Not Used:  $4.7 \text{ k}\Omega$  pull-up resistors to 3.3 VSB are required.

If the SMBus is used only for the three SPD EEPROMs (one on each RIMM), both signals should be pulled up with a  $4.7 \text{ k}\Omega$  resistor to 3.3 V.

### 9.7 PCI

The ICH provides a PCI bus interface that is compliant with the *PCI Local Bus Specification*, *Revision 2.2*. The implementation is optimized for high-performance data streaming when the ICH is acting as either the target or the initiator on the PCI bus. For more information on the PCI bus interface, refer to the *PCI Local Bus Specification*, *Revision 2.2*.

The ICH supports 6 PCI Bus masters by providing 6 REQ#/GNT# pairs. In addition, the ICH supports 2 PC/PCI REQ#/GNT# pairs, one of which is multiplexed with a PCI REQ#/GNT# pair.

Based on simulations performed by Intel, a maximum of 4 PCI slots should be connected to the ICH. This limit is due to timing and loading considerations established during simulations. If a system designer wants 5 PCI slots connected to the ICH, then the designer's company should perform its own simulations to verify a proper design.

Figure 62. PCI Bus Layout Example for Four PCI Connectors





### 9.8 LPC/FWH

### 9.8.1 In-Circuit FWH Programming

All cycles destined for the FWH will appear on the PCI. The ICH hub interface to the PCI bridge puts all processor boot cycles out on the PCI (before sending them out on the FWH interface). If the ICH is set for subtractive decode, these boot cycles can be accepted by a positive decode agent on PCI. This enables booting from a PCI card that positively decodes these memory cycles. To boot from a PCI card, it is necessary to keep the ICH in subtractive decode mode. If a PCI boot card is inserted and the ICH is programmed for positive decode, there will be two devices positively decoding the same cycle. In systems with the Intel® 82380AB (ISA bridge), it also is necessary to keep the NOGO signal asserted when booting from a PCI ROM. Note that it is not possible to boot from a ROM behind the 82380AB. After booting from the PCI card, one potentially could program the FWH in circuit and program the ICH CMOS.

# 9.8.2 FWH V<sub>PP</sub> Design Guidelines

The  $V_{PP}$  pin on the FWH is used for programming the flash cells. The FWH supports a  $V_{PP}$  of 3.3 V or 12 V. If  $V_{PP}$  is 12 V, the flash cells will program about 50% faster than at 3.3 V. However, the FWH only supports 12 V  $V_{PP}$  for 80 hours. The 12 V  $V_{PP}$  would be useful in a programmer environment, if it typically is an event that occurs very infrequently (much fewer than 80 hours). The  $V_{PP}$  pin **must** be tied to 3.3 V on the motherboard.

### 9.9 RTC

The ICH contains a real-time clock (RTC) with 256 bytes of battery-backed SRAM. This internal RTC module provides two key functions: keeping the date and time and storing system data in its RAM when the system is powered down. This section explains the recommended hookup for the RTC circuit for the ICH.

*Note:* This circuit is not the same as the circuit used for the PIIX4.



# 9.9.1 RTC Crystal

The ICH RTC module requires an external oscillating source of 32.768 kHz connected on the RTCX1 and RTCX2 pins.

Figure 63. External Circuitry of RTC Oscillator



#### NOTES:

- 1. The exact capacitor value should be based on the crystal vendor's recommendations.
- 2. VCCRTC: Power for RTC well
- 3. RTCX2: Crystal input 2 Connected to the 32.768 kHz crystal
- 4. RTCX1: Crystal input 1 Connected to the 32.768 kHz crystal
- 5. VBIAS: RTC bias voltage This pin is used to provide a reference voltage. This DC voltage sets a current, which is mirrored through the oscillator and buffer circuitry.
- 6. VSS: Ground

# 9.9.2 External Capacitors

To maintain RTC accuracy the external capacitor C1 must be  $0.047~\mu F$ . The external capacitor values for C2 and C3 should be chosen to provide the manufacturer-specified load capacitance (Cload) for the crystal when combined with the parasitic capacitance of the trace, socket (if used), and package. When the external capacitor values are combined with the capacitance of the trace, socket, and package, the closer the capacitor value can be matched to the actual load capacitance of the crystal used, the more accurate will be the RTC.

The following equation can be used to choose the external capacitance values (C2 and C3):

Cload = 
$$(C2 * C3) / (C2 + C3) + Cparasitic$$

C3 can be chosen such that C3 > C2. Then C2 can be trimmed to obtain 32.768 kHz.



### 9.9.3 RTC Layout Considerations

- Keep the RTC lead lengths as short as possible. Approximately 0.25 inch is sufficient.
- Minimize the capacitance between Xin and Xout in the routing.
- Put a ground plane under the XTAL components.
- Do not route any switching signals under the external components (unless on the other side of the board).
- The oscillator VCC should be clean. Use a filter, such as an RC low-pass or a ferrite inductor.

# 9.9.4 RTC External Battery Connection

The RTC requires an external battery connection to maintain its functionality and its RAM while the ICH is not powered by the system.

Example batteries are the Duracell\* 2032, 2025 or 2016 (or equivalent), which give many years of operation. Batteries are rated by storage capacity. The battery life can be calculated by dividing the capacity by the average current required. For example, if the battery storage capacity is 170 mAh (assumed usable) and the average current required is  $3 \mu A$ , the battery life will be at least:

 $170,000 \,\mu\text{Ah} / 3 \,\mu\text{A} = 56,666 \,\text{h} = 6.4 \,\text{years}$ 

The voltage of the battery can affect the RTC accuracy. In general, when the battery voltage decays, the RTC accuracy also decreases. High accuracy can be obtained when the RTC voltage is within the range of  $3.0~\rm V$  to  $3.3~\rm V$ .

The battery must be connected to the ICH via an isolation diode circuit. The diode circuit allows the ICH RTC well to be powered by the battery when the system power is not available, but by the system power when it is available. To do this, the diodes are set to be reverse-biased when the system power is not available. Figure 64 is an example of a diode circuitry that can be used.

Figure 64. Diode Circuit to Connect RTC External Battery



A standby power supply should be used to provide continuous power to the RTC when available, which will significantly increase the RTC battery life and thereby the RTC accuracy.



### 9.9.5 RTC External RTCRESET Circuit

The ICH RTC requires some additional external circuitry. The RTCRESET (RTC Well Test) signal is used to reset the RTC well. The external capacitor (2.2  $\mu F$ ) and the external resistor (8.2  $k\Omega$ ) between RTCRESET and the RTC battery (Vbat) were selected to create a RC time delay, such that RTCRESET will go high some time after the battery voltage is valid. The RC time delay should be within the range 10–20 ms. When RTCRESET is asserted, bit 2 (RTC\_PWR\_STS) in the GEN\_PMCON\_3 (General PM Configuration 3) register is set to 1, and it remains set until cleared by software. As a result, when the system boots, the BIOS knows that the RTC battery has been removed.

Diode / battery circuit  $1 \text{ k}\Omega$   $8.2 \text{ k}\Omega$   $2.2 \text{ }\mu\text{F}$   $RTC_RTCRESET\_ext\_circ}$ 

Figure 65. RTCRESET External Circuit for the ICH RTC

This RTCRESET circuit is combined with the diode circuit (Figure 65), which allows the RTC well to be powered by the battery when the system power is not available. Figure 65 shows an example of this circuitry, which is used in conjunction with the external diode circuit.

# 9.9.6 RTC Well Input Strap Requirements

All RTC well inputs (RSMRST#, RTCRST#, INTRUDER#) must be either pulled up to VCCRTC or pulled down to ground while in G3 state. RTCRST# when configured as shown in Figure 65 meets this requirement. RSMRST# should have a weak external pull-down to ground and INTRUDER# should have a weak external pull-up to VCCRTC. This prevents these nodes from floating in G3, and correspondingly prevents ICCRTC leakage that can cause excessive coin-cell drain. The PWROK input signal should also be configured with an external weak pull-down.



### 9.9.7 RTC Routing Guidelines

- All RTC OSC signals (RTCX1, RTCX2, VBIAS) should be routed with trace lengths shorter than 1 inch. The shorter, the better.
- Minimize the capacitance between RTCX1 and RTCX2 in the routing (optimally, there would be a ground line between them).
- Put a ground plane under all of the external RTC circuitry.
- Do not route any switching signals under the external components (unless on the other side of the ground plane).

### 9.9.8 Guidelines to Minimize ESD Events

Guidelines to minimize ESD events that may cause loss of CMOS contents:

- Provide a 1 µF 805 X5R dielectric, monolithic, ceramic capacitor on the VCCRTC pin. This capacitor connection should not be stubbed off the trace run and should be as close as possible to the ICH. If a stub is required, its maximum length should be a few mm. The ground connection should be made through a via to the plane, with no trace between the capacitor pad and the via.
- Place the battery, the  $1~k\Omega$  series current limit resistor, and the common-cathode isolation diode very close to the ICH. If this is not possible, place the common-cathode diode and the  $1~k\Omega$  resistor as close as possible to the  $1~\mu F$  capacitor. Do not place these components between the capacitor and the ICH. The battery can be placed remotely from the ICH.
- On boards that have chassis intrusion utilizing inverters powered by the VCCRTC pin, place
  the inverters as close as possible to the common-cathode diode. If this is not possible, keep
  the trace run near the center of the board.
- Keep the ICH VCCRTC trace away from the board edge. If this trace must run from opposite
  ends of the board, keep the trace run towards the board center, away from the board edge
  where contact could be made by those handling the board.

# 9.9.9 VBIAS and DC Voltage and Noise Measurements

- Steady-state VBIAS will be a DC voltage of about 0.38 V  $\pm$  0.06V.
- VBIAS will be "kicked" when the battery is inserted, to about 0.7–1.0 V, but it will return to
  its DC value within a few msec.
- Noise on VBIAS must be kept to a minimum (200 mV or less).
- VBIAS is very sensitive and cannot be probed directly. It can be probed through a  $0.01~\mu F$  capacitor.
- Excessive noise on VBIAS can cause the ICH internal oscillator to misbehave or even stop completely.
- To minimize the VBIAS noise, it is necessary to implement the routing guidelines described previously as well as the required external RTC circuitry.



This page is intentionally left blank.



# 10 Clocking

For an 815P chipset platform, there are two clock specifications. One is for a 2-DIMM solution, and the other is for a 3-DIMM solution. In both specifications only single-ended clocking is supported. Intel 815P chipset platforms using a future 0.13 micron socket 370 processors cannot implement differential clocking.

# 10.1 2-DIMM Clocking

Table 29 shows the characteristics of the clock generator for a 2-DIMM solution.

Table 29. Intel® CK-815 (2-DIMM) Clocks

| Number | Clock              | Frequency      |  |  |
|--------|--------------------|----------------|--|--|
| 3      | processor clocks   | 66/100/133 MHz |  |  |
| 9      | SDRAM clocks       | 100 MHz        |  |  |
| 7      | PCI clocks         | 33 MHz         |  |  |
| 2      | APIC clocks        | 16.67/33 MHz   |  |  |
| 2      | 48 MHz clocks      | 48 MHz         |  |  |
| 3      | 3 V, 66 MHz clocks | 66 MHz         |  |  |
| 1      | REF clock          | 14.31818 MHz   |  |  |

The following bullets list the features of the CK-815 clock generator in a 2-DIMM solution:

- Nine copies of 100 MHz SDRAM clocks (3.3 V) [SDRAM0...7, DClk]
- Seven copies of PCI clock (33 MHz) (3.3 V)
- Two copies of APIC clock at 33 MHz, synchronous to processor clock (2.5 V)
- One copy of 48 MHz USB clock (3.3 V) (non-SSC) (type 3 buffer)
- One copy of 48 MHz DOT clock (3.3 V) (non-SSC) (see DOT details)
- Three copies of 3 V, 66 MHz clock (3.3 V)
- One copy of REF clock at 14.31818 MHz (3.3 V)
- Ref. 14.31818 MHz xtal oscillator input
- Power-down pin
- Spread-spectrum support
- I<sup>2</sup>C support for turning off unused clocks
- 56-pin SSOP package

Figure 66 shows the 815P chipset platform clock architecture for a 2-DIMM solution.



Figure 66. Intel® 815P Platform Clock Architecture (2 DIMMs)





# 10.2 3-DIMM Clocking

Table 30 shows the characteristics of the clock generator for a 3-DIMM solution.

### Table 30. Intel<sup>®</sup> CK-815 (3-DIMM) Clocks

| Number | Clock              | Frequency      |  |  |
|--------|--------------------|----------------|--|--|
| 2      | processor clocks   | 66/100/133 MHz |  |  |
| 13     | SDRAM clocks       | 100 MHz        |  |  |
| 2      | PCI clocks         | 33 MHz         |  |  |
| 1      | APIC clocks        | 33 MHz         |  |  |
| 2      | 48 MHz clocks      | 48 MHz         |  |  |
| 3      | 3 V, 66 MHz clocks | 66 MHz         |  |  |
| 1      | REF clock          | 14.31818 MHz   |  |  |

The following bullets list the features of the CK-815 clock generator:

- Thirteen copies of SDRAM clocks
- Two copies of PCI clock
- One copy of APIC clock
- One copy of 48 MHz USB clock (3.3 V) (non-SSC) (type 3 buffer)
- One copy of 48 MHz DOT clock (3.3 V) (non-SSC) (see DOT details)
- Three copies of 3 V, 66 MHz clock (3.3 V)
- One copy of ref. clock @ 14.31818 MHz (3.3 V)
- Ref. 14.31818 MHz xtal oscillator input
- Spread-spectrum support
- I<sup>2</sup>C support for turning off unused clocks
- 56-pin SSOP package

Figure 67 shows the 815P chipset platform clock architecture for a 3-DIMM solution.



Figure 67. Intel® 815P Platform Clock Architecture (3 DIMMs)





# 10.3 Clock Routing Guidelines

This section presents the generic clock routing guidelines for both 2-DIMM and 3-DIMM boards. For 3-DIMM boards, additional analysis must be performed by the motherboard designer to ensure that the clocks generated by the external PCI clock buffer meet the PCI specifications for clock skew at the receiver, when compared with the PCI clock at the ICH.

**Figure 68. Clock Routing Topologies** 





**Table 31. Simulated Clock Routing Solution Space** 

| Destination           | Topology from Figure 68 | Section 0<br>Length | Section 1<br>Length | Section 2<br>Length       | Section 3<br>Length |  |
|-----------------------|-------------------------|---------------------|---------------------|---------------------------|---------------------|--|
| SDRAM MCLK            | Layout 5                | N/A                 | < 0.5"              | A <sup>1</sup>            | N/A                 |  |
| MCH SCLK <sup>3</sup> | Layout 2                | N/A                 | < 0.5"=L1           | A + 3.5" – L1             | 0.5"                |  |
| Processor BCLK        | Layout 3                | < 0.1"              | < 0.5"              | A + 5.2"                  | A + 8"              |  |
| MCH HCLK              |                         |                     | <0.5"               |                           |                     |  |
| MCH HUBCLK            | Layout 4                | N/A                 | <0.5"               | A + 8"                    | N/A                 |  |
| ICH HUBCLK            | Layout 4                | N/A                 | <0.5"               | A + 8"                    | N/A                 |  |
| ICH PCICLK            | Layout 4                | N/A                 | <0.5"               | A + 8"                    | N/A                 |  |
| AGP CLK               | Layout 4                | N/A                 | <0.5"               | A + 3"<br>to<br>A + 4"    | N/A                 |  |
| PCI down <sup>2</sup> | Layout 4                | N/A                 | <0.5"               | A + 8.5"<br>to<br>A + 14" | N/A                 |  |
| PCI slot <sup>2</sup> | Layout 1                | N/A                 | <0.5"               | A + 5"<br>to<br>A + 11"   |                     |  |

#### NOTES:

- Length "A" has been simulated up to 6 inches. The length must be matched between SDRAM MCLK lines by ±100 mils.
- 2. All PCI clocks must be within 6 inches of the ICH PCICLK route length. Routing on PCI add-in cards must be included in this length. In the presented solution space, the ICH PCICLK was considered to be the shortest in the 6 inches trace routing range, and other clocks were adjusted from there. The system designer may choose to alter the relationship of PCI device and slot clocks, as long as all PCI clock lengths are within 6 inches. Note that the ICH PCICLK length is fixed to meet the skew requirements of the ICH PCICLK to ICH HUBCLK.
- 3. 22 pF Load capacitor should be placed 0.5 inch from MCH Pin.

#### **General Clock Layout Guidelines**

- All clocks should be routed 5 mils wide with 15-mil spacing to any other signals.
- It is recommended to place capacitor sites within 0.5 inch of the receiver of all clocks. They are useful in system debug and AC tuning.
- Series resistor for clock guidelines: 22  $\Omega$  for MCH SCLK and SDRAM clocks. All other clocks use 33  $\Omega$ .
- Each DIMM clock should be matched within  $\pm 10$  mils.



# 10.4 Clock Decoupling

Several general layout guidelines should be followed when laying out the power planes for the CK-815 clock generator.

- Isolate the power plane to each clock group.
- Place local decoupling as close as possible to power pins and connect with short, wide traces and copper.
- Connect pins to the appropriate power plane with power vias (larger than signal vias).
- Bulk decoupling should be connected to plane with 2 or more power vias.
- Minimize clock signal routing over plane splits.
- Do not route any signals underneath the clock generator on the component side of the board.
- An example signal via is a 14-mil finished hole with a 24-mil to 26-mil path. An example power via is an 18-mil finished hole with a 33-mil to 38-mil path. For large decoupling or power planes with large current transients, a larger power via is recommended

# 10.5 Clock Driver Frequency Strapping

An CK-815-compliant clock driver device uses two of its pins to determine whether processor clock outputs should run at 133 MHz, 100 MHz, or 66 MHz. The pin names are SEL0 and REF0. In addition, a third strapping pin is defined (SEL1) that must be pulled high for normal clock driver operation. Refer to the appropriate CK-815 clock driver specification for detailed strap timings and the logic encoding of straps.

SEL0 and REF0 are driven by either the processor, which depends on the processor populated in the 370-pin socket, or pull-up resistors on the motherboard. While SEL0 is a pure input to a CK-815-compliant clock driver, REF0 is also the 14 MHz output that drives the ICH and other devices on the platform. In addition to sampling BSEL[1:0] at reset, CK-815-compliant clock drivers are configured by the BIOS via a two-wire interface to drive SDRAM clock outputs at either 100 MHz (default) or 133 MHz (if all system requirements are met).



# 10.6 Clock Skew Assumptions

The clock skew assumptions in Table 32 are used in the system clock simulations.

**Table 32. Simulated Clock Skew Assumptions** 

| Skew Relationships                         | Target | Tolerance (±) | Notes                                                                                                                                                                                                         |
|--------------------------------------------|--------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HCLK @ MCH to HCLK @ processor             | 0 ns   | 200 ps        | Assumes ganged clock outputs will allow<br>maximum of 50 ps skew                                                                                                                                              |
| HCLK @ MCH to SCLK @<br>MCH                | 0 ns   | 600 ps        | 500 ps pin-to-pin skew     100 ps board/package skew                                                                                                                                                          |
| SCLK @ MCH to SCLK @<br>SDRAM              | 0 ns   | 630 ps        | 250 ps pin-to-pin skew     380 ps board + DIMM variation                                                                                                                                                      |
| HLCLK @ MCH to SCLK @ MCH                  | 0 ns   | 900 ps        | 500 ps pin-to-pin skew     400 ps board/package skew                                                                                                                                                          |
| HLCLK @ MCH to HCLK @ MCH                  | 0 ns   | 700 ps        | 500 ps pin-to-pin skew     200 ps board/package skew                                                                                                                                                          |
| HLCLK @ MCH to HLCLK<br>@ ICH              | 0 ns   | 375 ps        | 175 ps pin-to-pin skew     200 ps board/package skew                                                                                                                                                          |
| HLCLK @ ICH to PCICLK<br>@ ICH             | 0 ns   | 900 ps        | 500 ps pin-to-pin skew     400 ps board/package skew                                                                                                                                                          |
| PCICLK @ ICH to PCICLK @ other PCI devices | 0 ns   | 2.0 ns window | 500 ps pin-to-pin skew     1.5 ns board/add-in skew                                                                                                                                                           |
| HLCLK @ MCH to AGPCLK<br>@ connector       |        |               | Total electrical length of AGP connector + add-in card is 750 ps (according to AGP2.0 specification and AGP design guide 1.0).  Motherboard clock routing must account for this additional electrical length. |
|                                            |        |               | Therefore, AGPCLK routed to the connector must be shorter than HLCLK to the MCH, to account for this additional 750 ps.                                                                                       |



# 10.7 Intel<sup>®</sup> CK-815 Power Gating on Wake Events

For systems providing functionality with future 0.13 micron socket 370 processors, special handling of wake events is required. When a wake event is triggered, the MCH and the CK-815 must not sample BSEL[1:0] until the signal VTTPWRGD is asserted. This is handled by setting up the following sequence of events:

- Power is not connected to the CK-815-compliant clock driver until VTTPWRGD12 is asserted.
- 2. Clocks to the ICH stabilize before the power supply asserts PWROK to the ICH. There is no guarantee this will occur as the implementation for the previous step relies on the 12 V supply. Thus, it is necessary to gate PWROK to the ICH from the power supply while the CK-815 is given sufficient time for the clocks to become stable. The amount of time required is a minimum 20 ms.
- 3. ICH takes the MCH out of reset.
- 4. MCH samples BSEL[1:0]. CK-815 will have sampled BSEL[1:0] much earlier.

Refer to Section 4.3 and Section 5.5 for full implementation details.



This page is intentionally left blank.



# 11 Power Delivery

# 11.1 Power Delivery Guidelines

This chapter contains power delivery guidelines. Table 33 provides definitions fro power delivery terms used in this chapter.

**Table 33. Power Delivery Terminology** 

| Term                 | Description                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Suspend-To-RAM (STR) | In the STR state, the system state is stored in main memory and all unnecessary system logic is turned off. Only main memory and logic required to wake the system remain powered. This state is used in the Customer Reference Board (CRB) to satisfy the S3 ACPI power management state.                                                                                                                           |
| Full-power operation | During <i>full-power</i> operation, all components on the motherboard remain powered. Note that <i>full-power</i> operation includes both the <i>full-on</i> operating state and the S1 (CPU stop-grant state) state.                                                                                                                                                                                                |
| Suspend operation    | During <i>suspend</i> operation, power is removed from some components on the motherboard. The CRB supports two suspend states: Suspend-to-RAM (S3) and Soft-off (S5).                                                                                                                                                                                                                                               |
| Power rails          | An ATX power supply has 6 power rails: +5 V, -5 V, +12 V, -12 V, +3.3 V, 5VSB. In addition to these power rails, several other power rails are created with voltage regulators on the CRB.                                                                                                                                                                                                                           |
| Core power rail      | A power rail that is only on during <i>full-power</i> operation. These power rails are on when the PSON signal is asserted to the ATX power supply. The core power rails that are distributed <i>directly</i> from the ATX power supply are: ±5 V, ±12 V and +3.3 V.                                                                                                                                                 |
| Standby power rail   | A power rail that in on during <i>suspend</i> operation (these rails are also on during <i>full-power</i> operation). These rails are on at all times (when the power supply is plugged into AC power). The only standby power rail that is distributed <i>directly</i> from the ATX power supply is: 5VSB (5 V Standby). There are other standby rails that are created with voltage regulators on the motherboard. |
| Derived power rail   | A <i>derived</i> power rail is any power rail that is generated from another power rail. For example, 3.3VSB is usually derived (on the motherboard) from 5VSB using a voltage regulator (on the CRB, 3.3VSB is derived from 5V_DUAL).                                                                                                                                                                               |
| Dual power rail      | A dual power rail is derived from different rails at different times (depending on the power state of the system). Usually, a dual power rail is derived from a standby supply during suspend operation and derived from a core supply during full-power operation. Note that the voltage on a dual power rail may be misleading.                                                                                    |

Figure 69 shows a power delivery architecture example for a system based on the 815P chipset platform. This power delivery architecture supports the "Instantly Available PC Design Guidelines" via the *suspend-to-RAM* (STR) state. During STR, only the necessary devices are powered. These devices include: main memory, the ICH resume well, PCI wake devices (via 3.3 Vaux), AC '97, and optionally USB (USB can be powered only if sufficient standby power is



available.). To ensure that enough power is available during STR, a thorough power budget should be completed. The power requirements should include each device's power requirements, both in *suspend* and in *full-power*. The power requirements should be compared with the power budget supplied by the power supply. Due to the requirements of main memory and the PCI 3.3 Vaux (and possibly other devices in the system), it is necessary to create a *dual* power rail.

The solutions in this Design Guide are only examples. Many power distribution methods achieve the similar results. When deviating from these examples, it is critical to consider the effect of a change.

Figure 69. Power Delivery Map



In addition to the power planes provided by the ATX power supply, an **instantly available** 815P chipset platform (using *Suspend-to-RAM*) requires six power planes to be generated on the board. The requirements for each power plane are documented in this section. In addition to on-board voltage regulators, the CRB will have a *5V Dual Switch*.



### **11.1.1 5V Dual Switch**

This switch will power the 5V Dual plane from the 5 V core ATX supply during full-power operation. During Suspend-to-RAM, the 5V Dual plane will be powered from the 5 V Standby power supply.

**Note:** The voltage on the 5V Dual plane **is not 5V!** There is a resistive drop through the 5V Dual Switch that must be considered. Therefore, **no components** should be connected directly to the 5V Dual plane. On the CRB, the only devices connected to the 5V Dual plane are voltage regulators (to regulate to lower voltages).

**Note:** This switch is not required in an 815P chipset platform that does not support Suspend-to-RAM (STR).

### 11.1.2 VTT

This power plane is used to power the AGTL/AGTL+ termination resistors. Refer to the latest revisions of:

• Pentium III processor (CPUID=068xh) and Celeron processor (CPUID=068xh) Datasheets

*Note:* This regulator is required in ALL designs.

### 11.1.3 1.85 V

The 1.85 V plane powers the MCH core and the ICH hub interface I/O buffers. This power plane has a total power requirement of approximately 1.7A. The 1.85 V plane should be decoupled with a 0.1  $\mu$ F and a 0.01  $\mu$ F chip capacitor at each corner of the MCH and with a single 1  $\mu$ F and 0.1  $\mu$ F capacitor at the ICH.

*Note:* This regulator is required in ALL designs.

### 11.1.4 VDDQ

The VDDQ plane is used to power the MCH AGP interface. Refer to the *AGP Interface Specification*, Revision 2.0 (<a href="http://www.agpforum.org">http://www.agpforum.org</a>) and ECR#43 and ECR#44 for specific VDDQ delivery requirements.

For the consideration of component long term reliability, the following power sequence is strongly recommended while the MCH's AGP interface is running at 3.3 V. If the AGP interface is running at 1.5 V, the following power sequence recommendation is no longer applicable. The power sequence recommendations are:

- During the power-up sequence, the 1.85 V must ramp up to 1.0 V **before** 3.3 V ramps up to 2.2V.
- During the power-down sequence, the 1.85 V cannot ramp below 1.0 V before 3.3 V ramps below 2.2V.

The same power sequence recommendation also applies to the entrance and exit of S3 state, since the MCH power is compete off during the S3 state.



Refer to Section 11.5.1 for more information on the power ramp sequence requirement between 3.3 V and 1.85 V. System designers need to be aware of this requirement while designing the voltage regulators and selecting the power supply. For further details on the voltage sequencing requirements, refer to the *Intel*® 815 Chipset Family: 82815P/82815EP Memory Controller Hub (MCH) For Use With Universal Socket 370 Datasheet.

*Note:* This regulator is required in ALL designs (unless the design does not support 1.5 V AGP, and therefore does not support 4X AGP).

### 11.1.5 3.3VSB

The 3.3VSB plane powers the I/O buffers in the resume well of the ICH and the PCI 3.3Vaux suspend power pins. The 3.3Vaux requirement state that during suspend, the system must deliver 375 mA to each *wake-enabled* card and 20 mA to each *non wake-enabled* card. During *full-power* operation, the system must be able to supply 375 mA to **each** card. Therefore, the total current requirement is:

- Full-power Operation: 375 mA \* number of PCI slots
- Suspend Operation: 375+20 mA \* (number of PCI slots 1)

In addition to the PCI 3.3Vaux, the ICH suspend well power requirements must be considered as shown in Figure 69.

*Note:* This regulator is required in **all** designs.

### 11.1.6 1.85VSB

The 1.85VSB plane powers the logic to the resume well of the ICH. This should not be used for VCMOS.

# 11.2 Thermal Design Power

Thermal Design Power (TDP) is defined as the estimated maximum possible expected power generated in a component by a realistic application. It is based on extrapolations in both hardware and software technology over the life of the product. It does not represent the expected power generated by a power virus.

The TDP for the MCH component is 5.1 W.

# 11.2.1 Pull-Up and Pull-Down Resistor Values

The pull-up and pull-down values are system dependent. The appropriate value for a system can be determined from an AC/DC analysis of the pull-up voltage used, the current drive capability of the output driver, the input leakage currents of all devices on the signal net, the pull-up voltage tolerance, the pull-up/pull-down resistor tolerance, the input high-voltage/low-voltage specifications, the input timing specifications (RC rise time), etc. Analysis should be performed to determine the minimum/maximum values usable on an individual signal. Engineering judgment



should be used to determine the optimal value. This determination can include cost concerns, commonality considerations, manufacturing issues, specifications, and other considerations.

A simplistic DC calculation for a pull-up value is:

$$R_{MAX} = (VCC_{PU} MIN - V_{IH} MIN) / I_{LEAKAGE} MAX$$

$$R_{MIN} = (VCC_{PU} MAX - V_{IL} MAX) / I_{OL} MAX$$

Since  $I_{LEAKAGE}$  MAX is normally very small,  $R_{MAX}$  may not be meaningful.  $R_{MAX}$  also is determined by the maximum allowable rise time. The following calculation allows for t, the maximum allowable rise time, and C, the total load capacitance in the circuit, including the input capacitance of the devices to be driven, the output capacitance of the driver, and the line capacitance. This calculation yields the largest pull-up resistor allowable to meet the rise time t.

$$R_{MAX} = -t / (C * In(1-(V_{IH}MIN / VCC_{PU}MIN)))$$

Figure 70. Pull-Up Resistor Example



# 11.3 ATX Power Supply PWRGOOD Requirements

The PWROK signal must be glitch free for proper power management operation. The ICH sets the PWROK\_FLR bit (ICH GEN\_PMCON\_2, General PM Configuration 2 Register, PM-dev31: function 0, bit 0, at offset A2h). If this bit is set upon resume from S3 power-down, the system will reboot and control of the system will not be given to the program running when entering the S3 state. System designers should insure that PWROK signal designs are glitch free.



# 11.4 Power Management Signals

- A power button is required by the ACPI specification.
- PWRBTN# is connected to the front panel on/off power button. The ICH integrates 16 ms debouncing logic on this pin.
- AC power loss circuitry has been integrated into the ICH to detect power failure.
- It is recommended that the ATXPWROK signal from the power supply connector be routed through a Schmitt trigger to square off and maintain its signal integrity. It should not be connected directly to logic on the board.
- PWROK logic from the power supply connector can be powered from the core voltage supply.
- RSMRST# logic should be powered by a standby supply, while making sure that the input to the ICH is at the 3 V level. The RSMST# signal requires a minimum time delay of 1 ms from the rising edge of the standby power supply voltage. A Schmitt trigger circuit is recommended to drive the RSMRST# signal. To provide the required rise time, the 1-ms delay should be placed before the Schmitt trigger circuit. The reference design implements a 20 ms delay at the input of the Schmitt trigger to ensure that the Schmitt trigger inverters have sufficiently powered up before switching the input. Also ensure that voltage on RSMRST# does not exceed VCC(RTC).
- It is recommended that 3.3 V logic be used to drive RSMRST# to alleviate rise time problems when using a resistor divider from VCC5.
- The PWROK signal to the chipset is a 3 V signal.
- The core well power valid to PWROK asserted at the chipset is a minimum of 1 ms.
- PWROK to the chipset must be deasserted after RSMRST#.
- PWRGOOD signal to processor is driven with an open-collector buffer pulled up to 2.5 V, using a 330  $\Omega$  resistor.
- RI# can be connected to the serial port if this feature is used. To implement ring indicate as a wake event, the RS232 transceiver driving the RI# signal must be powered when the ICH suspend well is powered. This can be achieved with a serial port transceiver powered from the standby well that implements a shutdown feature.
- SLP\_S3# from the ICH must be inverted and then connected to PSON of the power supply connector to control the state of the core well during sleep states.
- For an ATX power supply, when PSON is low, the core wells are turned on. When PSON is high, the core wells from the power supply are turned off.



# 11.4.1 Power Button Implementation

The following items should be considered when implementing a power management model for a desktop system. The power states are as follows:

- S1 Stop Grant (processor context not lost)
- S3 STR (Suspend to RAM)
- S4 STD (Suspend to Disk)
- S5 Soft-off
- 1. Wake: Pressing the power button wakes the computer from S1–S5.
- 2. Sleep: Pressing the power button signals software/firmware in the following manner:
  - a. If SCI is enabled, the power button will generate an SCI to the operating system (OS).
    - 1. The OS will implement the power button policy to allow orderly shutdowns.
      - 2. Do not override this with additional hardware.
  - b. If SCI is not enabled:
    - 1. Enable the power button to generate an SMI and go directly to soft-off or a supported sleep state.
    - 2. Poll the power button status bit during POST while SMIs are not loaded and go directly to soft-off if it gets set.
    - Always install an SMI handler for the power button that operates until ACPI is enabled.
- 3. Emergency Override: Pressing the power button for 4 seconds goes directly to S5.
  - a. This is only to be used in EMERGENCIES when system is not responding.
  - b. This will cause the user data to be lost in most cases.
- 4. Do not promote pressing the power button for 4 seconds as the normal mechanism to power the machine off. This violates ACPI.
- 5. To be compliant with the latest PC9x specification, machines must appear to the user to be off when in the S1–S4 sleeping states. This includes:
  - a. All lights, except a power state light, must be off.
  - b. The system must be inaudible: silent or stopped fan, drives off.

*Note:* Contact Microsoft for the latest information concerning PC9x or PC200x and Microsoft Logo programs.



# 11.5 1.85 V/3.3 V Power Sequencing

This section shows the timings among various signals during different power state transitions.

Figure 71. G3-S0 Transition





Figure 72. S0-S3-S0 Transition





Figure 73. S0-S5-S0 Transition





**Table 34. Power Sequencing Timing Definitions** 

| Symbol | Parameter                                               | Min. | Max. | Units      |
|--------|---------------------------------------------------------|------|------|------------|
| t1     | VccSUS Good to RSMRST# inactive                         | 1    | 25   | ms         |
| t2     | VccSUS Good to SLP_S3#, SLP_S5#, and PCIRST# active     |      | 50   | Ns         |
| t3     | RSMRST# inactive to SLP_S3# inactive                    | 1    | 4    | RTC clocks |
| t4     | RSMRST# inactive to SLP_S5# inactive                    | 1    | 4    | RTC clocks |
| t5     | RSMRST# inactive to SUS_STAT# inactive                  | 1    | 4    | RTC clocks |
| t6     | SLP_S3#, SLP_S5#, SUS_STAT# inactive to Vcc3.3core good | *    | *    |            |
| t7     | Vcc3.3core good to CPUSLP# inactive                     |      | 50   | ns         |
| t8     | Vcc3.3core good to PWROK active                         | *    | *    |            |
| t9     | Vcc3.3core good to clocks valid                         | *    | *    |            |
| t10    | Clocks valid to PCIRST# inactive                        | 500  |      | μs         |
| t11    | PWROK active to PCIRST# inactive                        | 0.9  | 1.1  | ms         |
| t12    | PCIRST# inactive to Cycle 1 from MCH                    |      | 1    | ms         |
| t13    | Cycle 1 from ICH to Cycle 2 from MCH                    |      | 60   | ns         |
| t14    | PCIRST# inactive to STPCLK deassertion                  | 1    | 4    | PCI clocks |
| t15    | PCIRST# to frequency straps valid                       | -4   | 4    | PCI clocks |
| t16    | Cycle 2 from ICH to frequency straps invalid            |      | 180  | ns         |
| t17    | Cycle 2 from ICH to CPURST# inactive                    |      | 110  | ns         |
| t18    | Stop Grant Cycle to CPUSLP# active                      |      | 8    | PCI clocks |
| t19    | CPUSLP# active to SUS_STAT# active                      |      | 1    | RTC clock  |
| t20    | SUS_STAT# active to PCIRST# active                      | 2    | 3    | RTC clocks |
| t21    | PCIRST# active to SLP_S3# active                        | 1    | 2    | RTC clocks |
| t22    | PWROK inactive to Vcc3.3core not good                   | 20   |      | ns         |
| t23    | Wake event to SLP_S3# inactive                          | 2    | 3    | RTC clocks |
| t24    | PCIRST# inactive to STPCLK# inactive                    | 1    | 4    | PCI clocks |
| t25    | SLP_S3# active to SLP_S5# active                        | 1    | 2    | RTC clocks |
| t26    | SLP_S5# inactive to SLP_S3# inactive                    | 2    | 3    | RTC clocks |



### 11.5.1 VDDQ/VCC1\_85 Power Sequencing

For the consideration of long term component reliability, the following power sequence is strongly recommended while the AGP interface of the MCH is running at 3.3 V. If the AGP interface is running at 1.5 V, the following power sequence recommendation is no longer applicable. The power sequence recommendation is:

- During the power-up sequence, the 1.85 V must ramp up to 1.0 V before 3.3 V ramps above 2.2V
- During the power-down sequence, the 1.85 V cannot ramp below 1.0 V before 3.3 V ramps below 2.2V
- The same power sequence recommendation also applies to the entrance and exit of S3 state

System designers need to be aware of this requirement while designing the voltage regulators and selecting the power supply. An example VDDQ power sequencing circuit is shown in Figure 74.

Figure 74. VDDQ Power Sequencing Circuit



#### 

The ICH has two pairs of associated 1.85 V and 3.3 V supplies. These are {Vcc1\_8, Vcc3\_3} and {VccSus1\_8, VccSus3\_3}. These pairs are assumed to power up and power down together. **The difference between the two associated supplies must never be greater than 2.0 V.** The 1.85 V supply may come up before the 3.3 V supply without violating this rule (though this is generally not practical in a desktop environment, since the 1.85 V supply is typically derived from the 3.3 V supply by means of a linear regulator).

One serious consequence of violation of the "2 V Rule," is electrical overstress of oxide layers, resulting in component damage.

The majority of the ICH I/O buffers are driven by the 3.3 V supplies, but are controlled by logic that is powered by the 1.85 V supplies. Thus, another consequence of faulty power sequencing arises if the 3.3 V supply comes up first. In this case the I/O buffers will be in an undefined state until the 1.85 V logic is powered up. Some signals that are defined as "Input-only" actually have



output buffers that are normally disabled, and the ICH may unexpectedly drive these signals if the 3.3 V supply is active while the 1.85 V supply is not.

Figure 75 shows an example power-on sequencing circuit that ensures the 2 V Rule is obeyed. This circuit uses a NPN (Q2) and PNP (Q1) transistor to ensure the 1.85 V supply tracks the 3.3 V supply. The NPN transistor controls the current through PNP from the 3.3 V supply into the 1.85 V power plane by varying the voltage at the base of the PNP transistor. By connecting the emitter of the NPN transistor to the 1.85 V plane, current will not flow from the 3.3 V supply into 1.85 V plane when the 1.85 V plane reaches 1.85 V.

Figure 75. Example 1.85 V/3.3 V Power Sequencing Circuit



When analyzing systems that may be "marginally compliant" to the 2 V Rule, pay close attention to the behavior of the ICH's RSMRST# and PWROK signals, since these signals control internal isolation logic between the various power planes:

- RSMRST# controls isolation between the RTC well and the resume wells.
- PWROK controls isolation between the resume wells and main wells

If one of these signals goes high while one of its associated power planes is active and the other is not, a leakage path will exist between the active and inactive power wells. This could result in high, possibly damaging, internal currents.



# 11.5.3 3.3 V/V5REF Sequencing

V5REF is the reference voltage for 5 V tolerance on inputs to the ICH. V5REF must be powered up before or simultaneously to VCC3\_3. It must also power down after or simultaneous to VCC3\_3. The rule must be followed to ensure the safety of the ICH. If the rule is violated, internal diodes will attempt to draw power sufficient to damage the diodes from the VCC3\_3 rail. Figure 76 shows a sample implementation of how to satisfy the V5REF/3.3 V sequencing rule.

This rule also applies to the stand-by rails, but in most platforms, the VCCSus3\_3 rail is derived from the VCCSus5 and therefore, the VCCSus3\_3 rail will always come up after the VCCSus5 rail. As a result, V5REF\_Sus will always be powered up before VCCSus3\_3. In platforms that do not derive the VCCSus3\_3 rail from the VCCSus5 rail, this rule must be comprehended in the platform design. As an additional consideration, during suspend the only signals that are 5 V tolerant are USBOC. If these signals are not needed during suspend, V5REF\_Sus can be hooked to the VCCSus3\_3 rail.

Figure 76. 3.3 V/V5REF Sequencing Circuitry





# 12 System Design Checklist

## 12.1 Design Review Checklist

#### Introduction

This checklist highlights design considerations that should be reviewed prior to manufacturing a motherboard that implements an 815P chipset platform for use with the universal socket 370. This is not a complete list and does not guarantee that a design will function properly. For items other than those in the following text, refer to the latest revision of the design guide for more-detailed instructions regarding motherboard design.

### **Design Checklist Summary**

The following set of checklists provides design considerations for the various portions of a design. Each checklist describes one of those portions and is titled accordingly. Contact your Intel Field Representative in the event of questions or issues regarding the interpretation of the information in these checklists.

### 12.2 Processor Checklist

### 12.2.1 GTL Checklist

| Checklist Items                                                                                         | Recommendations                                                                                                                                                                                                                  |
|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A[35:3]#                                                                                                | Connect A[31:3]# to MCH. Leave A[35:32]# as No Connect (not supported by chipset).                                                                                                                                               |
| BNR#, BPRI#, DBSY#,<br>DEFER#, DRDY#, D[63:0]#,<br>HIT#, HITM#, LOCK#,<br>REQ[4:0]#, RS[2:0]#,<br>TRDY# | Connect to MCH.                                                                                                                                                                                                                  |
| ADS#                                                                                                    | Resistor site for 56 $\Omega$ pull-up to VTT placed within 150 mils of MCH for debug purpose. Connect to MCH.                                                                                                                    |
| BREQ[0]# (BR0#)                                                                                         | • 33 $\Omega$ pull-down resistor to ground                                                                                                                                                                                       |
| RESET# (AH4)                                                                                            | • Terminate to VTT through 86 $\Omega$ resistor, decoupled through 22 $\Omega$ resistor in series with 10 pF capacitor to ground. Connect to MCH. For ITP, also connect to ITP pin 2 (RESET#) with 240 $\Omega$ series resistor. |
| RESET2# (X4)                                                                                            | 1 kΩ series resistor to RESET#.                                                                                                                                                                                                  |



## 12.2.2 CMOS Checklist

| Checklist Items                                            | Recommendations                                                                                                              |
|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| IERR#                                                      | • 150 $\Omega$ pull-up resistor to VCC <sub>CMOS</sub> if tied to custom logic, or leave as No Connect (not used by chipset) |
| PREQ#                                                      | • 200–300 $\Omega$ pull-up resistor to VCC $_{\text{CMOS}}$ / Connect to ITP or else leave as No Connect.                    |
| THERMTRIP#                                                 | See Section 5.3.1.                                                                                                           |
| A20M#, IGNNE#, INIT#,<br>INTR, NMI, SLP#, SMI#,<br>STPCLK# | • 150 $\Omega$ pull-up to VCMOS / Connect to ICH                                                                             |
| FERR#                                                      | • Requires 150 $\Omega$ pull-up to VCC <sub>CMOS</sub> /Connect to ICH.                                                      |
| FLUSH#                                                     | • Requires 150 $\Omega$ pull-up to VCC <sub>CMOS</sub> . (Not used by chipset.)                                              |
| PWRGOOD                                                    | • 330 $\Omega$ pull-up to VCC2_5 /1.8 k $\Omega$ pull-down resistor to ground /Connect to POWERGOOD logic.                   |

### 12.2.3 TAP Checklist for 370-Pin Socket Processors

| Checklist Items | Recommendations                                                                                            |
|-----------------|------------------------------------------------------------------------------------------------------------|
| TCK             | • 39 $\Omega$ pull-down resistor to ground / Connect to ITP.                                               |
| TMS             | 39Ω pull-up resistor to VCMOS / Connect to ITP                                                             |
| TDI             | • 200–330 $\Omega$ pull-up resistor to VCMOS / Connect to ITP.                                             |
| TDO             | • 150 $\Omega$ pull-up resistor to VCMOS / Connect to ITP.                                                 |
| TRST#           | • 500-680 $\Omega$ pull-down resistor to ground / Connect to ITP.                                          |
| PRDY#           | • Pull-up resistor that matches GTL characteristic impedance to VTT / 240 $\Omega$ series resistor to ITP. |

**NOTE:** Resistors need to be placed within 1 inch of the TAP connector.

## 12.2.4 Miscellaneous Checklist for 370-Pin Socket Processors

| Checklist Items | Recommendations                                                                                                                                                                                                                                    |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BCLK            | • Connect to clock generator. / 22–33 $\Omega$ series resistor (though OEM needs to simulate based on driver characteristics). To reduce pin-to-pin skew, tie host clock outputs together at the clock driver then route to the MCH and processor. |
| BSEL0           | • Case 1 (66/100/133 MHz support): 1 k $\Omega$ pull-up resistor to 3.3 V. Connect to Intel <sup>®</sup> CK-815 SEL0 input. Connect to MCH LMD29 pin via 10 k $\Omega$ series resistor.                                                            |
|                 | <ul> <li>Case 2 (100/133 MHz support): 1 kΩ pull-up resistor to 3.3 V. Connect<br/>to PWRGOOD logic such that a logic Low on BSEL0 negates<br/>PWRGOOD.</li> </ul>                                                                                 |
| BSEL1           | • 1 k $\Omega$ pull-up resistor to 3.3 V. Connect to CK-815 REF pin via 10 k $\Omega$ series resistor. Connect to MCH LMD13 pin via 10 k $\Omega$ series resistor.                                                                                 |



| Checklist Items            | Recommendations                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLKREF                     | • Connect to divider on VCC2.5 or VCC3.3 to create 1.25 V reference with a 4.7 $\mu$ F decoupling capacitor. Resistor divider must be created from 1% tolerance resistors. Do not use VTT as source voltage for this reference!                                                                                                                                                                                          |
| CPUPRES#                   | • Tie to ground. Leave as No Connect or connect to PWRGOOD logic to gate system from powering on if no processor is present. If used, 1 k $\Omega$ to 10 k $\Omega$ pull-up resistor to VCC <sub>CMOS</sub> .                                                                                                                                                                                                            |
| DYN_OE                     | <ul> <li>1 kΩ pull-up resistor to VTT.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                        |
| PICCLK                     | See Section 9.5.                                                                                                                                                                                                                                                                                                                                                                                                         |
| PICD[1:0]                  | • 150 $\Omega$ pull-up resistor to VCC <sub>CMOS</sub> /Connect to ICH.                                                                                                                                                                                                                                                                                                                                                  |
| PLL1, PLL2                 | • Low-pass filter on VCC <sub>CORE</sub> provided on motherboard. Typically a 4.7 $\mu$ H inductor in series with VCC <sub>CORE</sub> is connected to PLL1, and then through a series 33 $\mu$ F capacitor to PLL2.                                                                                                                                                                                                      |
| RTTCTRL <sup>5</sup> (S35) | • 56 $\Omega$ ± 1% pull-down resistor to ground.                                                                                                                                                                                                                                                                                                                                                                         |
| SLEWCTRL (E27)             | • 110 $\Omega$ ± 1% pull-down resistor to ground.                                                                                                                                                                                                                                                                                                                                                                        |
| STPCLK# (AG35)             | Connect to ICH.                                                                                                                                                                                                                                                                                                                                                                                                          |
| THERMON, THERMOP           | No Connect if not used. Otherwise, connect to thermal sensor using vendor guidelines.                                                                                                                                                                                                                                                                                                                                    |
| VCC2.5                     | No connect for Intel <sup>®</sup> Pentium <sup>®</sup> III processors                                                                                                                                                                                                                                                                                                                                                    |
| GTL_REF/VCMOS_REF (AK22)   | <ul> <li>Connect to a 1.0 V voltage divider derived from VCC<sub>CMOS</sub>. See Section<br/>4.2.7.</li> </ul>                                                                                                                                                                                                                                                                                                           |
| VCC <sub>CORE</sub>        | <ul> <li>16 ea. (minimum) 4.7 μF in 1206 package all placed within the PGA370<br/>socket cavity.</li> </ul>                                                                                                                                                                                                                                                                                                              |
|                            |                                                                                                                                                                                                                                                                                                                                                                                                                          |
| VID[25mV, 3:0]             | <ul> <li>Connect to on-board VR or VRM. 25mV should connect to VID25mV.         For on-board VR, 10 kΩ pull-up resistor to power solution-compatible         voltage is required (usually pulled up to input voltage of the VR). Some         of these solutions have internal pull-ups. Optional override (jumpers,         ASIC, etc.) could be used. May also connect to system monitoring         device.</li> </ul> |
| VTTPWRGD                   | <ul> <li>Pull-up to VTT through 1 kΩ resistor and connect to VTTPWRGD circuitry. See Section 4.2.6.</li> </ul>                                                                                                                                                                                                                                                                                                           |
| VREF [6:0]                 | • Connect to VREF voltage divider made up of 75 $\Omega$ and 150 $\Omega$ 1% resistors connected to VTT. Processor VREF must be able to be separate from chipset VREF.                                                                                                                                                                                                                                                   |
|                            | Decoupling Guidelines:                                                                                                                                                                                                                                                                                                                                                                                                   |
|                            | —4 ea. (minimum) 0.1 μF in 0603 package placed within 500 mils of<br>VREF pins                                                                                                                                                                                                                                                                                                                                           |
| VTT                        | <ul> <li>Connect AH20, AK16, AL13, AL21, AN11, AN15, G35, G37, AD36,<br/>AB36, X34, AA33, AA35, AN21, E23, S33, S37, U35, and U37 to VRM<br/>8.5-compliant regulator. Provide high- and low-frequency decoupling.</li> </ul>                                                                                                                                                                                             |
|                            | Decoupling Guidelines:                                                                                                                                                                                                                                                                                                                                                                                                   |
|                            | $-\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$                                                                                                                                                                                                                                                                                                                                              |
|                            | —4 ea (minimum) 0.47 μF in 0612 package                                                                                                                                                                                                                                                                                                                                                                                  |



| Checklist Items | Recommendations                                                                                                                                                                                                                                           |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO CONNECTS     | <ul> <li>The following pins must be left as no-connects: A29, A31, A33, AC37, AJ3, AK24, AK30, AL1, AL11, AM2, AN13, AN23, B36, C29, C31, C33, C35, E21, E29, E31, E35, E37, F10, G33, L33, N33, N35, Q33, Q35, Q37, R2, V4, W35, X2, Y1, Z36.</li> </ul> |
| NCHCTRL (N37)   | • 14 Ω pull-up resistor to VTT.                                                                                                                                                                                                                           |
| AJ3             | See Table 2 and Section 4.2.1.                                                                                                                                                                                                                            |
| EDGCTRL (AG1)   | See Table 2 and Section 4.2.4.                                                                                                                                                                                                                            |
| DETECT (AF36)   | See Table 2 and Section 4.2.2.                                                                                                                                                                                                                            |

## 12.3 MCH Checklist

## 12.3.1 AGP Interface 1X Mode Checklist

| Checklist Items                                                                                                                           | Recommendations                                                                                                               |
|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| RBF#, WBF#, PIPE#,<br>GREQ#, GGNT#, GPAR,<br>GFRAME#, GIRDY#,<br>GTRDY#, GSTOP#,<br>GDEVSEL#, GPERR#,<br>GSERR#, ADSTB0,<br>ADSTB1, SBSTB | Pull-up to VDDQ through 8.2 kΩ                                                                                                |
| ADSTB0#, ADSTB1#,<br>SBSTB#                                                                                                               | Pull-down to ground through 8.2 k $\Omega$                                                                                    |
| PME#                                                                                                                                      | Connect to PCI connector 0 device Ah. / Connect to PCI connector 1 device Bh. / Connect to Intel® 82559 LAN (if implemented). |
| TYPEDET#                                                                                                                                  | Connect to AGP voltage regulator circuitry / AGP reference circuitry.                                                         |
| PIRQ#A, PIRQ#B                                                                                                                            | Pull-up to 5 V through 2.7 k $\Omega$ .                                                                                       |



## 12.3.2 Designs That Do Not Use the AGP Port

Any external graphics implementation not using the AGP port should terminate the MCH AGP control and strobe signals in the following way:

**Table 35. Recommendations For Unused AGP Port** 

| Signal       | Pull-up / Pull-Down                            |
|--------------|------------------------------------------------|
| FRAME#       | Pull-up to +VDDQ                               |
| TRDY#        | Pull-up to +VDDQ                               |
| IRDY#        | Pull-up to +VDDQ                               |
| DEVSEL#      | Pull-up to +VDDQ                               |
| STOP#        | Pull-up to +VDDQ                               |
| SERR#        | Pull-up to +VDDQ                               |
| PERR#        | Pull-up to +VDDQ                               |
| RBF#         | Pull-up to +VDDQ                               |
| WBF#         | Pull-up to +VDDQ                               |
| INTA#        | Pull-up to +VDDQ                               |
| INTB#        | Pull-up to +VDDQ                               |
| PIPE#        | Pull-up to +VDDQ                               |
| REQ#         | Pull-up to +VDDQ                               |
| GNT#         | Pull-up to +VDDQ                               |
| GPAR         | Pull-down to Ground using a 100 k $Ω$ resistor |
| AD_STB[1:0]  | Pull-up to +VDDQ                               |
| SB_STB       | Pull-up to +VDDQ                               |
| AD_STB[1:0]# | Pull-down to Ground                            |
| SB_STB#      | Pull-down to Ground                            |
| ST[2:0]      | Pull-up to +VDDQ                               |



## 12.3.3 System Memory Interface Checklist

| Checklist Items                                                                               | Recommendations                                                                                                                                 |
|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| SM_CSA#[0:3,<br>SM_CSB#[3:0,<br>SMAA[11:8,3:0],<br>SM_MD[0:63],<br>SM_CKE[0:3],<br>S_DQM[0:7] | Connect from MCH to DIMM0, DIMM1                                                                                                                |
| SM_MAA[7:4],<br>SM_MAB[7:4]#                                                                  | Connect from MCH to DIMM0, DIMM1 through 10 $\Omega$ resistors                                                                                  |
| SMAA[12]                                                                                      | • Connect MCH through 10 k $\Omega$ resistor to transistor junction as per Chapter 4 for systems supporting the <i>universal PGA370</i> design. |
| SM_CAS#                                                                                       | Connected to R_REFCLK through 10 kΩ resistor.                                                                                                   |
| SM_RAS#                                                                                       | Jumpered to GND through 10 kΩ resistor                                                                                                          |
| SM_WE#                                                                                        | Connected to R_BSEL0# through 10 kΩ resistor.                                                                                                   |
| CKE[50] (For 3 DIMM implementation)                                                           | When implementing a 3 DIMM configuration, all six CKE signals on the MCH are used. (0,1 for DIMM0; 2, 3 for DIMM1; 4,5 for DIMM2)               |
| REGE                                                                                          | <ul> <li>Connect to GND (since the Intel<sup>®</sup> 815P chipset platform does not support<br/>registered DIMMS).</li> </ul>                   |
| WP(Pin 81 on the DIMMS)                                                                       | Add a 4.7 k $\Omega$ pull-up resistor to 3.3 V. This recommendation write-protects the DIMM's EEPROM.                                           |
| SRCOMP                                                                                        | • Needs a 40 $\Omega$ resistor pulled up to 3.3 V standby.                                                                                      |

## 12.3.4 Hub Interface Checklist

| Checklist Items | Recommendations                                                 |
|-----------------|-----------------------------------------------------------------|
| HUBREF          | Connect to HUBREF generation circuitry.                         |
| HL_COMP         | Pull-up to VCC1.85 through 40 $\Omega$ (both MCH and ICH side). |

## 12.4 ICH Checklist

## 12.4.1 PCI Checklist

| Checklist Items | Recommendations                                                           |
|-----------------|---------------------------------------------------------------------------|
| AD[31:0]        | • AD16,17 pass through 100 $\Omega$ resistor.                             |
| ACK 64#         | (5 V PCI environment) 2.7 kΩ (approximate) pull-up resistors to VCC5.     |
| REQ 64#         | • (3 V PCI environment) 8.2 kΩ (approximate) pull-up resistors to VCC3_3. |
|                 | Each REQ 64# and ACK 64# requires it's own pull-up.                       |



| Checklist Items                                                                                                                                                                              | Recommendations                                                                                                        |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| PTCK                                                                                                                                                                                         | Pull-down through 5.6 kΩ to GND                                                                                        |
|                                                                                                                                                                                              | Connect to PCI Connectors only.                                                                                        |
| PTDI, PTRST#, PTMS                                                                                                                                                                           | Pull-up through 5.6 kΩ resistor to VCC5                                                                                |
|                                                                                                                                                                                              | Connect to PCI Connectors only.                                                                                        |
| PRSNT#21, PRSNT#22,<br>PRSNT#31, PRSNT#32                                                                                                                                                    | Decoupled with 0.1 μF capacitor to GND                                                                                 |
| PIRQ#C, PIRQ#D,<br>U2_ACK64#,<br>U2_REQ64#,<br>U3_ACK64#,<br>U3_REQ64#, PREQ#1,<br>PLOCK#1, STOP#,<br>TRDY#, SERR#, PREQ#3,<br>PIRQ#A, PERR#,<br>PREQ#0, PREQ#2<br>DEVSEL#, FRAME#,<br>IRDY# | Pull-up through 2.7 kΩ resistor to VCC5                                                                                |
| PCIRST#                                                                                                                                                                                      | <ul> <li>Pull signal down through 0.1 μF capacitor when input for USB. Input to<br/>buffer for PCIRST_BUF#.</li> </ul> |
| PCPCI_REQ#A,<br>REQ#B/GPIO1,<br>GNT#B/GPIO17, PGNT#0,<br>PGNT#1, PGNT#2,<br>PGNT#3                                                                                                           | Pull-up through 8.2 kΩ resistor to VCC3_3                                                                              |
| PCLK_3                                                                                                                                                                                       | • Signal coming from Intel $^{8}$ CK-815 device pass through a 33 $\Omega$ resistor to PCI connector.                  |
| PCIRST_BUF#                                                                                                                                                                                  | Signal comes from buffered PCIRST#                                                                                     |
|                                                                                                                                                                                              | Pull-up through 8.2 kΩ resistor to VCC3_3                                                                              |
|                                                                                                                                                                                              | Passes through 33 Ω resistor                                                                                           |
| SDONEP2, SDONEP3,<br>SBOP2, SBOP3                                                                                                                                                            | Pull-up through 5.6 kΩ resistor to VCC5                                                                                |
| R_RSTP#, R_RSTS#                                                                                                                                                                             | • Signal is from PCIRST_BUF# and passes through a 33 $\Omega$ resistor                                                 |
| IDSEL lines to PCI connectors                                                                                                                                                                | • 100 $\Omega$ series resistor.                                                                                        |
| 3V_AUX                                                                                                                                                                                       | Optional to 3VSB, but required if PCI devices supporting wake up events.                                               |

## 12.4.2 USB Checklist

| Checklist Items                       | Recommendations                                               |
|---------------------------------------|---------------------------------------------------------------|
| USBP0P, USBP0N,<br>USB_D1_N, USB_D1_P | Decouple through a 47 pF capacitor to GND                     |
|                                       | Signal goes through 15 Ω resistor                             |
|                                       | <ul> <li>Pull-down through a 15 kΩ resistor to GND</li> </ul> |
| OC#0                                  | Connected to AGP/AC97 Circuitry                               |



| Checklist Items                                                                                        | Recommendations                                                                                                                                                                                                                                                                                                                                            |
|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| USB_D2_N, USB_D2_P,<br>USB_D3_N, USB_D3_P,<br>USB_D4_N, USB_D4_P,<br>USBP1P, USBP1N,<br>USBP0P, USBP0N | Pull-down through a 15 kΩ resistor to GND                                                                                                                                                                                                                                                                                                                  |
| D-/D+ data lines                                                                                       | Use 15 Ω series resistors.                                                                                                                                                                                                                                                                                                                                 |
| VCC USB                                                                                                | <ul> <li>Power off 5 V standby if wake on USB is to be implemented IF there is<br/>adequate standby power. It should be powered off of 5 V core instead of<br/>5 V standby if adequate standby power is not available.</li> </ul>                                                                                                                          |
| Voltage Drop<br>Considerations                                                                         | The resistive component of the fuses, ferrite beads and traces must be considered when choosing components and Power/GND trace width. This must be done such that the resistance between the VCC5 power supply and the host USB port is minimized. Minimizing this resistance will minimize voltage drop seen along that path during operating conditions. |
| Fuse                                                                                                   | A minimum of 1A fuse should be used. A larger fuse may be necessary to minimize the voltage drop.                                                                                                                                                                                                                                                          |
| Voltage Droop<br>Considerations                                                                        | Sufficient bypass capacitance should be located near the host USB receptacles to minimize the voltage droop that occurs on the hot attach of new device. See most recent version of the USB specification for more information.                                                                                                                            |

## 12.4.3 AC '97 Checklist

| Checklist Items            | Recommendations                                                                                                                                                                                                                                                                                                        |  |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| AC_SDOUT                   | <ul> <li>Pulled up to VCC3_3 through a 10 KΩ resistor and a jumper to AC '97<br/>Connector and AC '97 codec from ICH.</li> </ul>                                                                                                                                                                                       |  |
| AC_SDIN0<br>AC_SDIN1       | • Pull-down through a 10 k $\Omega$ resistor to GND. The SDATAIN[0:1] pins should not be left in a floating state if the pins are not connected and the AC-link is active – they should be pulled to ground through a weak (approximately 10 k $\Omega$ ) pull-down resistor (see Section 9.3.3 for more information). |  |
| AC97_OC#                   | Connects to OC# circuitry.                                                                                                                                                                                                                                                                                             |  |
| AC_XTAL_OUT,<br>AC_XTAL_IN | <ul><li>Signal comes from Oscillator Y4</li><li>Decouple through a 22 pF capacitor to GND</li></ul>                                                                                                                                                                                                                    |  |
| PRI_DWN#                   | Connected through jumper to PRI_DWN_U or GND. If the motherboard implements an active primary codec on the motherboard and provides and AMR connector, it must tie PRI_DN# to GND.                                                                                                                                     |  |
| PRI_DWN_U                  | Pull-up through a 4.7 kΩ resistor to VCC3SBY                                                                                                                                                                                                                                                                           |  |
| LINE_IN_R                  | From FB9 decouple through a 100 pF NPO capacitor to AGND. Run signal through 1 μF TANT capacitor                                                                                                                                                                                                                       |  |



## 12.4.4 IDE Checklist

| Checklist Items                                                                                                           | Recommendations                                                                                                                          |  |
|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|
| PDCS3#, SDCS3#,<br>PDA[2:0], SDA[2:0],<br>PDD[15:0], SDD[15:0],<br>PDDACK#, SDDACK#,<br>PRIOR#, SDIOR#,<br>PDIOW#, SDIOW# | Connect from ICH to IDE Connectors. No external series termination resistors required on those signals with integrated series resistors. |  |
| PDD7, SDD7                                                                                                                | • Pull-down through a 10 $k\Omega$ resistor to GND.                                                                                      |  |
| PDREQ, SDREQ                                                                                                              | • Pull-down through a 5.6 k $\Omega$ resistor to GND.                                                                                    |  |
| PIORDY, SIORDY                                                                                                            | <ul> <li>Pull-up through a 1 kΩ resistor to VCC5</li> </ul>                                                                              |  |
| PDCS1#, SDCS1#                                                                                                            | Connect from ICH to IDE Connectors                                                                                                       |  |
| PRI_PD1, PRI_SD1                                                                                                          | • Pull-down through a 470 Ω resistor to GND.                                                                                             |  |
| IDE_ACTIVE                                                                                                                | From IDEACTP# and IDEACTS# connect to HD LED circuitry.                                                                                  |  |
| CBLID#/PDIAG#                                                                                                             | Refer to Section 9.2 for the correct circuit.                                                                                            |  |
|                                                                                                                           | NOTE: All ATA66 drives will have the capability to detect cables.                                                                        |  |
| IDE Reset                                                                                                                 | • This signal requires a 22 $\Omega$ –47 $\Omega$ series termination resistor and should be connected to buffered PCIRST#.               |  |
| IRQ14, IRQ15                                                                                                              | <ul> <li>Need 8.2 kΩ resistor to 10 kΩ pull-up resistor to 5 V.</li> </ul>                                                               |  |
| CSEL                                                                                                                      | <ul> <li>Pull-down to GND through 4.7 kΩ resistor (approximate).</li> </ul>                                                              |  |
| IDEACTP#, IDEACTS#                                                                                                        | • For HD LED implementation use a 10 k $\Omega$ (approximate) pull-up resistor to 5 V.                                                   |  |

## 12.4.5 Miscellaneous ICH Checklist

| Checklist Items                     | Recommendations                                                                                                                                                                                                                                              |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RTC circuitry                       | Refer to Section 9.9 for exact circuitry.                                                                                                                                                                                                                    |
| PME#, PWRBTN#,<br>LAD[30]#/FWH[30]# | No external pull-up resistor on those signals with integrated pull-ups.                                                                                                                                                                                      |
| SPKR                                | • Optional strapping: Internal pull-up resistor is enabled at reset for strapping after - reset the internal pull-up resistor is disabled. Otherwise connect to motherboard speaker logic. (When strapped, use strong pull-up, e.g., $2  \mathrm{k}\Omega$ ) |
| AC_SDOUT, AC_BITCLK                 | Optional strapping: Internal pull-up resistor is enabled at reset for<br>strapping after - reset the internal pull-up resistor is disabled. Otherwise<br>connect to AC '97 logic.                                                                            |
| AC_SDIN[1:0]                        | Internal pull-down resistor is enabled only when the AC link hut-off bit in the ICH is set.                                                                                                                                                                  |
|                                     | • Use 10 k $\Omega$ (approximate) pull-down resistors on both signals if using AMR.                                                                                                                                                                          |
|                                     | • For onboard AC '97 devices, use a 10 k $\Omega$ (approximate) pull-down resistor on the signal that is not used.                                                                                                                                           |
|                                     | Otherwise, connect to AC '97 logic.                                                                                                                                                                                                                          |



| Checklist Items                                                                                                                                                        | Recommendations                                                                                                                                                                                                                                             |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PDD[15:0], PDIOW#, PDIOR#, PDREQ, PDDACK#, PIORDY, PDA[2:0], PDCS1#, PDCS3#, SDD[15:0], SDIOW#, SDIOR#, SDREQ, SDDACK#, SIORDY, SDA[2:0], SDCS1#, SDCS3#, IRQ14, IRQ15 | No external series termination resistors on those signals with integrated series resistors.                                                                                                                                                                 |  |
| PCIRST#                                                                                                                                                                | The PCIRST# signal should be buffered to the IDE connectors.                                                                                                                                                                                                |  |
| No floating inputs (including bi-directional signals):                                                                                                                 | Unused core well inputs should be tied to a valid logic level (either pulled up to 3.3 V or pulled down to ground). Unused resume well inputs must be either pulled up to 3.3VSB or pulled down to ground. Ensure all unconnected signals are OUTPUTS ONLY! |  |
| PDD[15:0], SDD[15:0]                                                                                                                                                   | $\bullet$ PDD7 and SDD7 need a 10 k $\Omega$ (approximate) pull-down resistor. No other pull-ups/pull-downs are required. Refer to ATA ATAPI-4 specification.                                                                                               |  |
| PIORDY, SDIORDY                                                                                                                                                        | Use approximately 1 kΩ pull-up resistor to 5 V.                                                                                                                                                                                                             |  |
| PDDREQ, SDDREQ                                                                                                                                                         | Use approximately 5.6 kΩ pull-down resistor to ground.                                                                                                                                                                                                      |  |
| IRQ14, IRQ15                                                                                                                                                           | <ul> <li>Need 8.2 kΩ (approximate) pull-up resistor to 5 V.</li> </ul>                                                                                                                                                                                      |  |
| HL11                                                                                                                                                                   | No pull-up resistor required. A test point or no stuff resistor is needed to<br>be able to drive the ICH into a NAND tree mode for testing purposes.                                                                                                        |  |
| VCCRTC                                                                                                                                                                 | No clear CMOS jumper on VCCRTC. Use a jumper on RTCRST# or a GPI, or use a safe-mode strapping for clear CMOS.                                                                                                                                              |  |
| SMBus:<br>SMBCLK<br>SMBDATA                                                                                                                                            | • The value of the SMBus pull-ups should reflect the number of loads on the bus. For most implementations with 4–5 loads, 4.7 k $\Omega$ resistors are recommended. OEMs should conduct simulation to determine exact resistor value.                       |  |
| APICD[0:1], APICCLK                                                                                                                                                    | • If the APIC is used: 150 $\Omega$ (approximate) pull-ups on APICD[0:1] and connect APICCLK to the clock generator.                                                                                                                                        |  |
|                                                                                                                                                                        | <ul> <li>If the APIC is not used: The APICCLK can either be tied to GND or<br/>connected to the clock generator, but not left floating.</li> </ul>                                                                                                          |  |
| GPI[8:13]                                                                                                                                                              | Ensure all wake events are routed through these inputs. These are the only GPIs that can be used as ACPI-compliant wake events because they are the only GPI signals in the resume well that have associated status bits in the GPE1_STS register.          |  |
| HL_COMP                                                                                                                                                                | • RCOMP Method: Tie the COMP pin to a 40 $\Omega$ 1% or 2% (or 39 $\Omega$ 1%) pull-up resistor to 1.85 V via a 10-mil wide, very short(-0.5 inch) trace (targeted for a nominal trace impedance of 40 $\Omega$ )                                           |  |
| 5V_REF                                                                                                                                                                 | Refer to Section 11.5.3 for implementation of the voltage sequencing circuit.                                                                                                                                                                               |  |
| SERIRQ                                                                                                                                                                 | <ul> <li>Pull-up through 8.2 kΩ resistor (approximate) to 3.3 V</li> </ul>                                                                                                                                                                                  |  |
| SLP_S3#, SLP_S5#                                                                                                                                                       | No pull-ups required. These signals are always driven by the ICH.                                                                                                                                                                                           |  |
| CLK66                                                                                                                                                                  | Use 18 pF tuning capacitor as close as possible to ICH.                                                                                                                                                                                                     |  |
| GPIO27/ALERTCLK<br>GPIO28/ALERTDATA                                                                                                                                    | <ul> <li>Add a 10 kΩ pull-up resistor to 3VSB (3 V standby) on both of these<br/>signals.</li> </ul>                                                                                                                                                        |  |
| PCI_GNT#                                                                                                                                                               | No external pull-ups are required on PCI_GNT# signals. However, if external pull-ups are implemented, they must be pulled up to 3.3 V.                                                                                                                      |  |



## 12.5 LPC Checklist

| Checklist Items                                                                                                                                           | Recommendations                                                                                                                                                                                                                                          |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| RCIN#                                                                                                                                                     | Pull-up through 8.2 kΩ resistor to VCC3_3                                                                                                                                                                                                                |  |
| LPC_PME#                                                                                                                                                  | <ul> <li>Pull-up through 8.2 kΩ resistor to VCC3_3. Do not connect LPC PME# to<br/>PCI PME#. If the design requires the Super I/O to support wake from any<br/>suspend state, connect Super I/O LPC_PME# to a resume well GPI on<br/>the ICH.</li> </ul> |  |
| LPC_SMI#                                                                                                                                                  | • Pull-up through 8.2 kΩ resistor to VCC3_3. This signal can be connected to any ICH GPI. The GPI_ROUTE register provides the ability to generate an SMI# from a GPI assertion.                                                                          |  |
| TACH1, TACH2                                                                                                                                              | Pull-up through 4.7 kΩ resistor to VCC3_3                                                                                                                                                                                                                |  |
|                                                                                                                                                           | <ul> <li>Jumper for decoupling option (decouple with 0.1 μF capacitor).</li> </ul>                                                                                                                                                                       |  |
| J1BUTTON1,<br>JPBUTTON2,<br>J2BUTTON1,<br>J2BUTTON2                                                                                                       | Pull-up through 1 kΩ resistor to VCC5. Decouple through 47 pF capacitor to GND                                                                                                                                                                           |  |
| LDRQ#1                                                                                                                                                    | • Pull-up through 4.7 kΩ resistor to VCC3SBY                                                                                                                                                                                                             |  |
| A20GATE                                                                                                                                                   | • Pull-up through 8.2 kΩ resistor to VCC3_3                                                                                                                                                                                                              |  |
| MCLK, MDAT                                                                                                                                                | • Pull-up through 4.7 kΩ resistor to PS2V5.                                                                                                                                                                                                              |  |
| L_MCLK, L_MDAT                                                                                                                                            | Decoupled using 470 pF to ground                                                                                                                                                                                                                         |  |
| RI#1_C, CTS0_C,<br>RXD#1_C, RXD0_C,<br>RI0_C, DCD#1_C,<br>DSR#1_C, DSR0_C,<br>DTR#1_C, DTR0_C,<br>DCD0_C, RTS#1_C,<br>RTS0_C, CTS#1_C,<br>TXD#1_C, TXD0_C | Decoupled using 100 pF to GND                                                                                                                                                                                                                            |  |
| L_SMBD                                                                                                                                                    | • Pass through 150 $\Omega$ resistor to Intel $^{6}$ 82559                                                                                                                                                                                               |  |
| SERIRQ                                                                                                                                                    | Pull-up through 8.2 kΩ to VCC3_3                                                                                                                                                                                                                         |  |
| SLCT#, PE, BUSY, ACK#,                                                                                                                                    | Pull-up through 2.2 kΩ resistor to VCC5_DB25_DR                                                                                                                                                                                                          |  |
| ERROR#                                                                                                                                                    | Decouple through 180 pF to GND                                                                                                                                                                                                                           |  |
| LDRQ#0                                                                                                                                                    | Connect to ICH from SIO. This signal is actively driven by the Super I/O and does not require a pull-up resistor.                                                                                                                                        |  |
| STROBE#, ALF#,<br>SLCTIN#, PAR_INIT#                                                                                                                      | • Signal passes through a 33 $\Omega$ resistor and is pulled up through 2.2 k $\Omega$ resistor to VCC5_DB25_CR. Decoupled using a180 pF capacitor to GND.                                                                                               |  |
| PWM1, PWM2                                                                                                                                                | • Pull-up to 4.7 k $\Omega$ to VCC3_3 and connected to jumper for decouple with 0.1 $\mu F$ capacitor to GND.                                                                                                                                            |  |
| INDEX#, TRK#0,<br>RDATA#, DSKCHG#,<br>WRTPRT#                                                                                                             | Pull-up through 1 kΩ resistor to VCC5                                                                                                                                                                                                                    |  |
| PDR0, PDR1, PDR2,                                                                                                                                         | Passes through 33 Ω resistor                                                                                                                                                                                                                             |  |
| PDR3, PDR4, PDR5,<br>PDR6, PDR7                                                                                                                           | <ul> <li>Pull-up through 2.2 kΩ to VCC5_DB5_CRDecouple through 180 pF capacitor to GND</li> </ul>                                                                                                                                                        |  |
|                                                                                                                                                           | <ul> <li>Pull-down with 4.7 kΩ resistor to GND or IO address of 02Eh</li> </ul>                                                                                                                                                                          |  |



# 12.6 System Checklist

| Checklist Items | Recommendations                                                                                                            |  |
|-----------------|----------------------------------------------------------------------------------------------------------------------------|--|
| KEYLOCK#        | <ul> <li>Pull-up through 10 kΩ resistor to VCC3_3</li> </ul>                                                               |  |
| PBTN_IN         | Connects to PBSwitch and PBin.                                                                                             |  |
| PWRLED          | • Pull-up through a 220 Ω resistor to VCC5                                                                                 |  |
| R_IRTX          | • Signal IRTX after it is pulled down through<br>4.7 k $\Omega$ resistor to GND and passes through 82<br>$\Omega$ resistor |  |
| IRRX            | Pull-up to 100 kΩ resistor to VCC3_3                                                                                       |  |
|                 | When signal is input for SI/O Decouple through 470 pF capacitor to GND                                                     |  |
| IRTX            | Pull-down through 4.7 kΩ to GND                                                                                            |  |
|                 | • Signal passes through 82 $\Omega$ resistor                                                                               |  |
|                 | When signal is input to SI/O Decouple through 470 pF capacitor to GND                                                      |  |
| FP_PD           | Decouple through a 470 pF capacitor to GND                                                                                 |  |
|                 | Pull-up 470 Ω to VCC5                                                                                                      |  |
| PWM1, PWM2      | • Pull-up through a 4.7 kΩ resistor to VCC3_3                                                                              |  |
| INTRUDER#       | Pull signal to VCCRTC (VBAT), if not needed.                                                                               |  |

## 12.7 FWH Checklist

| Checklist Items                                               | Recommendations                                                                        |  |
|---------------------------------------------------------------|----------------------------------------------------------------------------------------|--|
| No floating inputs                                            | Unused FGPI pins need to be tied to a valid logic level.                               |  |
| WPROT, TBLK_LCK                                               | Pull-up through a 4.7 kΩ to VCC3_3                                                     |  |
| R_VPP                                                         | $\bullet$ Pulled up to VCC3_3, decoupled with two 0.1 $\mu\text{F}$ capacitors to GND. |  |
| FGPI0_PD, FGPI1_PD,<br>FGPI2_PD, FPGI3_PD,<br>FPGI4_PD, IC_PD | • Pull-down through a 8.2 k $\Omega$ resistor to GND                                   |  |
| FWH_ID1, FWH_ID2,<br>FWH_ID3                                  | Pull-down to GND                                                                       |  |
| INIT#                                                         | FWH INIT# must be connected to processor INIT#.                                        |  |
| RST#                                                          | FWH RST# must be connected to PCIRST#.                                                 |  |
| ID[3:0]                                                       | For a system with only one FWH device, tie ID[3:0] to ground.                          |  |



# 12.8 Clock Synthesizer Checklist

| Checklist Items                                                                                                                                                                                                      | Recommendations                                                                                                            |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--|
| REFCLK                                                                                                                                                                                                               | Connects to R-RefCLK, USB_CLK, SIO_CLK14, and ICHCLK14.                                                                    |  |
| MCH_3V66/3V66_1                                                                                                                                                                                                      | Passes through 33 Ω resistor                                                                                               |  |
| ICH_3V66/3V66_0,                                                                                                                                                                                                     | Passes through 33 Ω resistor                                                                                               |  |
| DOTCLK                                                                                                                                                                                                               | When signal is input for ICH it is pulled down through a 18 pF capacitor to GND                                            |  |
| DCLK/DCLK_WR                                                                                                                                                                                                         | Passes through 33 Ω resistor                                                                                               |  |
|                                                                                                                                                                                                                      | When signal is input for MCH it is pulled down through a 22 pF capacitor to GND                                            |  |
| CPUHCLK/CPU_0_1                                                                                                                                                                                                      | Passes through 33 Ω resistor                                                                                               |  |
|                                                                                                                                                                                                                      | When signal is input for 370PGA, Decouple through a 18 pF capacitor to<br>GND                                              |  |
| R_REFCLK                                                                                                                                                                                                             | REFCLK passed through 10 kΩ resistor                                                                                       |  |
|                                                                                                                                                                                                                      | • When signal is input for 370PGA, pull-up through 1 k $\Omega$ resistor to VCC3_3 and pass through 10 k $\Omega$ resistor |  |
| USB_CLK, ICH_CLK14                                                                                                                                                                                                   | REFCLK passed through 10 Ω resistor                                                                                        |  |
| XTAL_IN, XTAL_OUT                                                                                                                                                                                                    | Passes through 14.318 MHz Osc                                                                                              |  |
|                                                                                                                                                                                                                      | Pulled down through 18 pF capacitor to GND                                                                                 |  |
| SEL1_PU                                                                                                                                                                                                              | <ul> <li>Pulled up via MEMV3 circuitry through 8.2 kΩ resistor.</li> </ul>                                                 |  |
| FREQSEL                                                                                                                                                                                                              | $\bullet$ Connected to clock frequency selection circuitry through 10 $k\Omega$ resistor.                                  |  |
| L_VCC2_5                                                                                                                                                                                                             | Connects to VDD2_5[01] through ferrite bead to VCC2_5.                                                                     |  |
| MCHHCLK/CPU_1, ITPCLK/CPU_2, PCI_0/PCLK_OICH, PCI_1/PCLK_1, PCI_2/PCLK_2, PCI_3/PCLK_3, PCI_4/PCLK_4, PCI_5/PCLK_5, PCI_6/PCLK_6, APICCLK_CPU/APIC_0, APICCLK_ICH/APIC_1, USBCLK/USB_0, MCH_3V66/3V66_1, AGPCLK_CONN | Passes through 33 Ω resistor                                                                                               |  |
| MEMCLK0/DRAM_0, MEMCLK1/DRAM_1, MEMCLK2/DRAM_2, MEMCLK3/DRAM_3, MEMCLK4/DRAM_4, MEMCLK5/DRAM_5, MEMCLK6/DRAM_6, MEMCLK7/DRAM_7,                                                                                      | $ullet$ Pass through 10 $\Omega$ resistor                                                                                  |  |
| SCLK                                                                                                                                                                                                                 | Pass through 22 Ω resistor.                                                                                                |  |
| VCC3.3                                                                                                                                                                                                               | Connected to VTTPWRGD gating circuit as per Section 4.3.1 for systems supporting the <i>universal PGA370</i> design.       |  |



## 12.9 LAN Checklist

| Checklist Items                        | Recommendations                                                                                                                           |
|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| TDP, TDN, RDP, RDN                     | Pull-down through 50 Ω resistor to GND                                                                                                    |
| LANAPWR                                | Passes through 3 kΩ resistor                                                                                                              |
| LANCLKRUN                              | Pull-down through 62 kΩ resistor                                                                                                          |
| LAN_ISOLATE#                           | Connect to SUS_STAT# and PWROK                                                                                                            |
| LAN_TEST                               | Pull-down through a 4.7 kΩ resistor to GND                                                                                                |
| LAN_XTAL1, LAN_XTAL2                   | Signal from 25 MHz oscillator                                                                                                             |
|                                        | Decouple through a 22 pF capacitor to GND                                                                                                 |
| FLD5_PD, FLD6_PD,<br>RBIAS10, RBIAS100 | • Pull-down through a 619 $\Omega$ resistor to GND                                                                                        |
| ACTLED/LI_CR                           | Passes through 330 Ω resistor                                                                                                             |
| LILED                                  | Connect to jumper, pull-up through 330 Ω resistor to VCC3SBY                                                                              |
| ACT_CR                                 | • Pull-up through 330 $\Omega$ resistor to VCC3SBY                                                                                        |
| RD_PD                                  | • Pull-down RDP through 50 $\Omega$ resistor and to RDN through 50 $\Omega$ resistor to GND                                               |
| TD_PD                                  | • Pull-down TDP through 50 $\Omega$ resistor and to TDN through 50 $\Omega$ resistor to GND                                               |
| SPEEDLED                               | • Connect LED anode to VCC3SBY through 330 $\Omega$ resistor and cathode to Intel® 82559. Jumper to VCC3SBY through 330 $\Omega$ resistor |
| CHASSIS_GND                            | Use plane for this signal.                                                                                                                |
| JP7_PU, JP18_PU,<br>JP23_PU            | • Pull-up through 330 $\Omega$ resistor to VCC3SBY                                                                                        |
| R_LANIDS                               | <ul> <li>Pass through 100 Ω resistor to AD20 from 82559 pin IDSEL.</li> </ul>                                                             |

# 12.10 Power Delivery Checklist

| Checklist Items                                                                                                                                                                                                              | Recommendations                                                                                                                                                |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| All voltage regulator components meet maximum current requirements                                                                                                                                                           | Consider all loads on a regulator, including other regulators.                                                                                                 |
| All regulator components meet thermal requirements                                                                                                                                                                           | Ensure the voltage regulator components and dissipate the required amount of heat.                                                                             |
| VCC1_8                                                                                                                                                                                                                       | VCC1_8 power sources must supply 1.85 V                                                                                                                        |
| If devices are powered directly from a dual rail (i.e., not behind a power regulator), then the RDSon of the FETs used to create the dual rail must be analyzed to ensure there is not too much voltage drop across the FET. | "Dual" voltage rails may not be at the expected voltage.                                                                                                       |
| Dropout Voltage                                                                                                                                                                                                              | The minimum dropout for all voltage regulators<br>must be considered. Take into account that the<br>voltage on a dual rail may not be the expected<br>voltage. |
| Voltage tolerance requirements are met                                                                                                                                                                                       | See individual component specifications for each voltage tolerance.                                                                                            |



## 12.10.1 Power

| Checklist<br>Items | Recommendations                                                                                                                                                                                                                                                                                                       |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V_CPU_IO[1:0]      | • The power pins should be connected to the proper power plane for the processor 's CMOS compatibility signals. Use one 0.1 μF decoupling capacitor.                                                                                                                                                                  |
| VCCRTC             | No clear CMOS jumper on VCCRTC. Use a jumper on RTCRST# or a GPI, or use a safemode strapping for Clear CMOS                                                                                                                                                                                                          |
| VCC3.3             | Requires six 0.1 μF decoupling capacitors                                                                                                                                                                                                                                                                             |
| VCCSus3.3          | Requires one 0.1 μF decoupling capacitor.                                                                                                                                                                                                                                                                             |
| VCC1.85            | Requires two 0.1 μF decoupling capacitors.                                                                                                                                                                                                                                                                            |
| VCCSus1.85         | Requires one 0.1 μF decoupling capacitor.                                                                                                                                                                                                                                                                             |
| 5V_REF SUS         | Requires one 0.1 μF decoupling capacitor.                                                                                                                                                                                                                                                                             |
|                    | V5REF_SUS only affects 5 V-tolerance for USB OC[3:0] ins and can be connected to VCCSUS3_3 if 5 V tolerance on these signal is not required.                                                                                                                                                                          |
| 5V_REF             | 5VREF is the reference voltage for 5 V tolerant inputs in the ICH. Tie to pins VREF[2:1]. 5VREF must power up before or simultaneous to VCC3_3. It must power down after or simultaneous to VCC3_3. Refer to Figure 77 below for an example circuit schematic that may be used to ensure the proper 5VREF sequencing. |
| VCMOS              | VCMOS power source must supply 1.5 V and be generated by circuitry on the motherboard.                                                                                                                                                                                                                                |

Figure 77. V5REF Circuitry





This page is intentionally left blank.



# 13 Third-Party Vendor Information

This design guide has been compiled to give an overview of important design considerations while providing sources for additional information. This chapter includes information regarding various third-party vendors who provide products to support the 815P chipset platform for use with the universal socket 370. The list of vendors can be used as a starting point for the designer. Intel does not endorse any one vendor, nor guarantee the availability or functionality of outside components. Contact the manufacturer for specific information regarding performance, availability, pricing and compatibility.

### **Super I/O (Vendors Contact Phone)**

SMSC Dave Jenoff (909) 244-4937
 National Semiconductor Robert Reneau (408) 721-2981
 ITE Don Gardenhire (512)388-7880

• Winbond James Chen (02) 27190505 - Taipei office

### **Clock Generation (Vendors Contact Phone)**

• Cypress Semiconductor John Wunner 206-821-9202 x325

• ICS Raju Shah 408-925-9493

IMI Elie Ayache 408-263-6300, x235
 PERICOM Ken Buntaran 408-435-1000

#### **Memory Vendors**

http://developer.intel.com/design/motherbd/se/se mem.htm

### **Voltage Regulator Vendors (Vendors Contact Phone)**

• TBD

### GPA (a.k.a. AIMM) Card (Vendors Contact Phone)

• Kingston <u>JK\_TSAI@kingston.com</u>

Richard Kanadjian@kingston.com

• Smart Modular <u>James.Lee@smartm.com</u>

Arthur.SAINIO@smartm.com

• Micron Semiconductor TBD



### **TMDS Transmitters**

• Silicon Images John Nelson (408) 873-3111

• Texas Instrument Greg Davis [gdavis@ti.com] (214) 480-3662

• Chrontel Chi Tai Hong [cthong@chrontel.com] (408) 544-2150

#### **TV Encoders**

• Chrontel Chi Tai Hong [cthong@chrontel.com] (408)544-2150

Conexant Eileen Carlson [eileen.carlson@conexant.com] (858) 713-3203
 Focus Bill Schillhammer [billhammer@focusinfo.com] (978) 661-0146

• Philips Marcus Rosin [marcus.rosin@philips.com]

• Texas Instrument Greg Davis[gdavis@ti.com] (214) 480-3662

#### **Combo TMDS Transmitters/TV Encoders**

• Chrontel Chi Tai Hong [cthong@chrontel.com] (408) 544-2150

• Texas Instrument Greg Davis[gdavis@ti.com] (214) 480-3662

### **LVDS Transmitter**

• National Semiconductor 387R Jason Lu [Jason.Lu@nsc.com] (408) 721-7540