

# Intel<sup>®</sup> 925X and 925XE Express Chipset

**Specification Update** 

For the Intel® 82925X and 82925XE Memory Controller Hub (MCH)

**November 2004** 

**Notice:** The Intel<sup>®</sup> 82925X/82925XE MCH may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are documented in this Specification Update.

Document Number: 301465-003



INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The Intel<sup>®</sup> 82925X/82925XE MCH may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Intel and the Intel logo are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries.

\*Other names and brands may be claimed as the property of others.

Copyright © 2004, Intel Corporation



# **Contents**

| Revision History             | 4  |
|------------------------------|----|
| Preface                      | 5  |
| Errata                       | 9  |
| Specification Changes        | 13 |
| Specification Clarifications | 15 |
| Documentation Changes        | 17 |



# **Revision History**

| Revision | Description                                    | Date          |
|----------|------------------------------------------------|---------------|
| -001     | Initial Release                                | June 2004     |
| -002     | Corrected Component Identification Information | June 2004     |
| -003     | Added 82925XE MCH                              | November 2004 |
|          | Added B2 and C2 steppings                      |               |
|          | Added Errata 10 and 11                         |               |



## **Preface**

This document is an update to the specifications contained in the documents listed in the following Affected Documents table. It is a compilation of device and document errata and specification clarifications and changes, and is intended for hardware system manufacturers and for software developers of applications, operating system, and tools.

Information types defined in the Nomenclature section of this document are consolidated into this update document and are no longer published in other documents. This document may also contain information that has not been previously published.

#### **Affected Documents**

| Document Title                              | Document Number |
|---------------------------------------------|-----------------|
| Intel® 925X/925XE Express Chipset Datasheet | 301464-003      |

#### **Nomenclature**

**Errata** are design defects or errors. Errata may cause the Intel 82925X/82925XE's behavior to deviate from published specifications. Hardware and software designed to be used with any given stepping must assume that all errata documented for that stepping are present on all devices.

**Specification Changes** are modifications to the current published specifications. These changes will be incorporated in the next release of the specifications.

**Specification Clarifications** describe a specification in greater detail or further highlight a specification's impact to a complex design situation. These clarifications will be incorporated in the next release of the specifications.

**Documentation Changes** include typos, errors, or omissions from the current published specifications. These changes will be incorporated in the next release of the specifications.



# Summary Tables of Changes

The following table indicates the Specification Changes, Errata, Specification Clarifications or Documentation Changes that apply to the listed component steppings. Intel intends to fix some of the errata in a future stepping of the component, and to account for the other outstanding issues through documentation or Specification Changes as noted. This table uses the following notations:

### **Codes Used in Summary Table**

### **Stepping**

X: Erratum, Specification Change or Clarification that applies

to this stepping.

(No mark) or (Blank Box): This erratum is fixed in listed stepping or specification

change does not apply to listed stepping.

**Status** 

Doc: Document change or update that will be implemented.

PlanFix: This erratum may be fixed in a future stepping of the

product.

Fixed: This erratum has been previously fixed.

NoFix: There are no plans to fix this erratum.

Shaded: This item is either new or modified from the previous

version of the document.



| NO. | B1 | B2 | C2 | PLANS                                                                                                   | ERRATA                                                                                  |  |
|-----|----|----|----|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--|
| 1   | Х  | Х  | Х  | NoFix                                                                                                   | Incorrect PCI Express* Lane Transition after Receiving Several TS1 Packets              |  |
| 2   | Х  | Х  | Х  | NoFix                                                                                                   | MCH Does Not Ignore A PCI Express* Null Packet                                          |  |
| 3   | Х  | Х  | X  | NoFix Data Payload Byte Count Supplied During An Unsupported Upstream Configuration Read Is Not 4 Bytes |                                                                                         |  |
| 4   | Х  | Х  | Х  | NoFix                                                                                                   | PCI Express* Replay Timer Register Default Setting Is<br>Incorrect                      |  |
| 5   | Х  | Х  | Х  | NoFix                                                                                                   | PCI Express Common Mode Voltage Noise<br>Immediately Following Receiver Detect Sequence |  |
| 6   | Х  | Х  | Х  | NoFix DMI Link Egress Port Address is Not Programmable                                                  |                                                                                         |  |
| 7   | Х  | Х  | Х  | NoFix                                                                                                   | NoFix MCH Does Not Send Minimum Number TS2 on PCI Express                               |  |
| 8   | Х  | Х  | Х  | NoFix                                                                                                   | DMI Traffic Ordering Violation                                                          |  |
| 9   | Х  | Х  | Х  | NoFix                                                                                                   | E_SMERR bit set incorrectly                                                             |  |
| 10  | Х  | Х  |    | Fixed                                                                                                   | 2 GB DIMM Module Support in Asymmetric Mode                                             |  |
| 11  | Х  |    |    | Fixed                                                                                                   | Read Modify Write Transaction with 128 byte ISOCH<br>Read Causes ECC Data Corruption    |  |

#### NOTES:

- B1 and B2 steppings are for 82925X only.
   C2 Stepping is for 82925XE only.

| NO. | SPECIFICATION CHANGES                                                                                                                                           |  |  |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1   | CID (Component Identification) and TCID (Target Component Identification) fields in all tree elements of the MCH topology are not always mirrors of each other. |  |  |
| 2   | The MCH is limited to reporting Poisoned TLPs through standard PCI error status reporting structures.                                                           |  |  |

|                                                                                  | NO. | SPECIFICATION CLARIFICATIONS                                                     |  |  |  |
|----------------------------------------------------------------------------------|-----|----------------------------------------------------------------------------------|--|--|--|
| There are no specification clarifications in this Specification Update revision. |     | There are no specification clarifications in this Specification Update revision. |  |  |  |

|                                                                          | NO. | DOCUMENTATION CHANGES                                                    |
|--------------------------------------------------------------------------|-----|--------------------------------------------------------------------------|
| There are no documentation changes in this Specification Update revision |     | There are no documentation changes in this Specification Update revision |



### Identification Information

### **Component Identification Information**

The Intel® 82925X/82925XE MCH may be identified by the following register contents:

| Stepping | Vendor ID <sup>1</sup> | Device ID <sup>2</sup> | Revision Number <sup>3</sup> |
|----------|------------------------|------------------------|------------------------------|
| B1 8086h |                        | 2584h                  | 04h                          |
| B2       | 8086h                  | 2584h                  | 05h                          |
| C2 8086h |                        | 2584h                  | 0Eh                          |

#### NOTES:

- 1. The Vendor ID corresponds to bits 15:0 of the Vendor ID Register located at offset 00–01h in the PCI function 0 configuration space.
- The Device ID corresponds to bits 15:0 of the Device ID Register located at offset 02–03h in the PCI function 0 configuration space.
- 3. The Revision Number corresponds to bits 7:0 of the Revision ID Register located at offset 08h in the PCI function 0 configuration space.

### **Component Marking Information**

The Intel® 82925X/82925XE MCH may be identified by the following component markings:

| Stepping | S-Spec | Top Marking | Notes                          |
|----------|--------|-------------|--------------------------------|
| B1       | SL7LZ  | NG82925X    | Production Units. 82925X MCH.  |
| B2       | SL7RC  | NG82925X2   | Production Units. 82925X MCH.  |
| C2       | SL84Z  | NG82925XE   | Production Units. 82925XE MCH. |



### **Errata**

1. Incorrect PCI Express\* Lane Transition after Receiving Several TS1

**Packets** 

**Problem:** If MCH receives several TS1 packets with Link and Lane numbers set to PAD, after 4 µs it will

time out and transition into configuration state instead of going directly to the Detect state as it should. However, the link will still transition to the Detect state after timing out of Configuration.

**Implication:** The MCH will experience longer latency when transitioning to Detect state.

Workaround: None at this time.

**Status:** For affected steppings, see the *Summary Tables of Changes*.

2. MCH Does Not Ignore a PCI Express\* Null Packet

**Problem:** If the MCH receives a PCI Express\* Null packet, it should drop the packet and not perform

sequence number checking or respond with any Ack or Nak DLLP. The issue is that the MCH still performs sequence number checks for Null packets and may respond with an ACK or NAK

depending on the result of the check.

Implication: MCH may send ACK or NAK DLLPs in response to a Null packet. This may degrade link

performance due to unnecessary retries.

Workaround: None at this time.

**Status:** For affected steppings, see the *Summary Tables of Changes*.

3. Data Payload Byte Count Supplied during an Unsupported Upstream

**Configuration Read Is Not 4 Bytes** 

**Problem:** During configuration reads to unsupported PCI Express\* configuration space, the byte count for

data payload is not 4.

**Implication:** Data payload byte count is 5 and not the expected 4.

Workaround: Do not perform unsupported upstream PCI Express\* configuration cycles.

**Status:** For affected steppings, see the *Summary Tables of Changes*.



4. PCI Express\* Replay Timer Register Default Setting Is Incorrect

**Problem:** Replay will occur 100 symbol times sooner than expected.

**Implication:** Retrain of the link may occur more often with devices that have slower ACK to packets from the

MCH.

Workaround: BIOS will need to reprogram the Replay Timer Register to reflect actual exit latency value.

Contact your Intel Field Representative for the latest BIOS information.

**Status:** For affected steppings, see the *Summary Tables of Changes*.

5. PCI Express\* Common Mode Voltage Noise Immediately following Receiver

**Detect Sequence** 

**Problem:** The PCI Express Common Mode Voltage is not stable immediately after Receiver Detect

Sequence when entering Polling. Active from Detect. Active states.

**Implication:** Common Mode Voltage noise may result in bit errors early in Polling. Active state. May result in

additional training time before transitioning on to Polling.Configuration.

Workaround: None at this time.

**Status:** For affected steppings, see the *Summary Tables of Changes*.

6. DMI Link Egress Port Address Is Not Programmable

**Problem:** The PCI SIG approved ECR 04 to allow future system software (e.g., Operating System) to

discover the link structure of the Root Complex. One of the registers in the MCH that "points"

from the DMI port to the ICH6 cannot be programmed correctly.

**Implication:** There is no impact on platform functionality. ECR's do not retroactively apply to the current PCI

Express 1.0a specification, and no existing software understands the Root Topology discovery

structures. These structures are implemented in the MCH only to aid future software

development. Such software will need to comprehend the incorrect pointer.

Workaround: None at this time.

**Status:** For affected steppings, see the *Summary Tables of Changes*.



7. MCH Does Not Send Minimum Number TS2 on PCI Express\*

**Problem:** On PCI express the MCH transitions to Recovery. Idle after sending 9 TS2s after receiving the 1st

TS2 from the endpoint. The PCI Express specification requires that a device send a minimum of

16 TS2s after detecting the first TS2.

**Implication:** If the endpoint is unable to consecutively receive 8 of the 9 transmitted TS2s, a 48 ms timeout

will be incurred before the device transitions to Detect state and re-attempt training. All known

production devices have been able to properly train after receiving 9 TS2s.

Workaround: None at this time.

**Status:** For affected steppings, see the *Summary Tables of Changes*.

8. DMI Traffic Ordering Violation

**Problem:** Under certain traffic scenarios including AC97 and USB it is possible for upstream data on the

DMI link to violate ordering rules. For example, a read completion to the processor may be

allowed to pass a prior write to memory.

**Implication:** The ordering violation may result in a system hang or unpredictable system behavior.

**Workaround:** Contact your Intel Field Representative for the latest BIOS information.

**Status:** For affected steppings, see the *Summary Tables of Changes*.

9. E\_SMERR Bit Set Incorrectly

**Problem:** The E SMERR bit may be incorrectly set when performing valid accesses to SMM space

**Implication:** If this bit is used by the SMI handler to determine cache line flushes, unnecessary cache line

flushes may occur when in SMM mode. A slight performance impact to the SMI handler may

result from unnecessary cache line flushes.

Workaround: None at this time.

**Status:** For affected steppings, see the *Summary Tables of Changes*.

10. 2 GB DIMM Module Support in Asymmetric Mode

**Problem:** 2 Gbyte DIMM modules based upon 1-Gbit memory technology are not supported when the total

physical system memory is greater than 3.5 GB and is configured for asymmetric mode. Addresses to physical memory are not properly decoded. Symmetric mode and single channel

mode are not affected.

**Implication:** Memory may not be initialized correctly.

**Workaround:** Populate the DIMM modules for symmetric mode or single channel mode.

**Status:** For affected steppings, see the *Summary Tables of Changes*.



11. Read Modify Write Transaction with 128 byte ISOCH Read Causes ECC Data Corruption

**Problem:** If a 128-byte ISOCH read precedes an IOQ write, an ECC data fetch may be launched

inadvertently. This data fetch is merged with current data contained in the GWB causing data

corruption.

**Implication:** Data may be corrupted under certain traffic patterns.

Workaround: None.

**Status:** For affected steppings, see the *Summary Tables of Changes*.



# **Specification Changes**

1. CID (Component Identification) and TCID (Target Component Identification) fields in all tree elements of the MCH topology are not always mirrors of

each other.

**Problem:** CID and TCID fields in all tree elements of the MCH topology are not always mirrors of each

other.

Implication: BIOS will need to program all TCID and CID tree element registers, instead of relying on default

values.

**Workaround:** BIOS now must program all tree elements when it programs any one.

2. The MCH is limited to reporting Poisoned TLPs through standard PCI error

status reporting structures

**Problem:** The MCH does not set the Non-Fatal Error Detected status bit, in the PCI Express Device Status

register when a poisoned TLP is received.

**Implication:** Future OS's (that comprehend PCI Express\* error reporting) will not be notified via standard PCI

Express mechanisms when a poisoned TLP is received.

**Workaround:** Standard PCI error status reporting must be used for Poisoned TLP reporting. The reception of

Poisoned TLP is reported by hardware setting the Detected Parity Error bit in Device 1, secondary status register, and if so enabled by additionally setting the Master Data Parity Error bit in the

same register.





# **Specification Clarifications**

There are no specification clarifications in this Specification Update revision.





# **Documentation Changes**

There are no documentation changes in this Specification Update revision.