

# Intel® Core™2 Duo Processor and Intel® Core™2 Extreme Processor on 45-nm Process

**Specification Update** 

February 2008

Revision 002

Version 1.0



INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS OTHERWISE AGREED IN WRITING BY INTEL, THE INTEL PRODUCTS ARE NOT DESIGNED NOR INTENDED FOR ANY APPLICATION IN WHICH THE FAILURE OF THE INTEL PRODUCT COULD CREATE A SITUATION WHERE PERSONAL INJURY OR DEATH MAY OCCUR.

Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The information here is subject to change without notice. Do not finalize a design with this information.

The products described in this document may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Intel® processor numbers are not a measure of performance. Processor numbers differentiate features within each processor family, not across different processor families. See www.intel.com/products/processor\_number/ for details.

45-nm products are manufactured on a lead-free process. Lead-free per EU RoHS directive July, 2006. Some E.U. RoHS exemptions may apply to other components used in the product package. Residual amounts of halogens are below November, 2007 proposed IPC/JEDEC J-STD-709 standards.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Intel, Intel Core, Intel Centrino, Intel SpeedStep, Intel386, Intel486, Pentium, Pentium Pro, Pentium 4, MMX, OverDrive, and the Intel logo are trademarks of Intel Corporation in the U.S. and other countries.

\*Other names and brands may be claimed as the property of others.

Copyright  $\, @ \,$  2008, Intel Corporation. All rights reserved.



3

# **Contents**

| Preface                      | 5  |
|------------------------------|----|
| Identification Information   | 7  |
| Summary Tables of Changes    | 11 |
| Errata                       | 17 |
| Specification Changes        | 40 |
| Specification Clarifications | 41 |
| Documentation Changes        | 42 |



# **Revision History**

| Document<br>Number | Revision | Version | Description                                                                | Date          |
|--------------------|----------|---------|----------------------------------------------------------------------------|---------------|
| 318915             | -001     | 1.0     | Initial release                                                            | January 2008  |
|                    |          | 2.0     | Added Erratum AZ53                                                         | January 2008  |
| 318915             | -002     | 1.0     | Added Erratum AZ54-56 and updated identification information of processors | February 2008 |

§



# **Preface**

This document is an update to the specifications contained in the documents listed in the following Affected Documents table. It is a compilation of device and document errata and specification clarifications and changes, and is intended for hardware system manufacturers and for software developers of applications, operating systems, and tools.

Information types defined in the Nomenclature section of this document are consolidated into this update document and are no longer published in other documents. This document may also contain information that has not been previously published.

## **Affected Documents**

| Document Title                                                                                                                                                     | Document<br>Number/Location |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| Intel® Core™2 Duo Processors and Intel® Core™2 Extreme<br>Processors on 45-nm Process for Platforms Based on Mobile<br>Intel® 965 Express Chipset Family Datasheet | <u>318914</u>               |

## **Related Documents**

| Document Title                                                                                              | Document<br>Number/Location |
|-------------------------------------------------------------------------------------------------------------|-----------------------------|
| Intel® 64 and IA-32 Architecture Software Developer's<br>Manual Documentation Changes                       | <u>252046</u>               |
| Intel® 64 and IA-32 Architecture Software Developer's Manuals:                                              |                             |
| Volume 1: Basic Architecture                                                                                | <u>253665</u>               |
| Volume 2A: Instruction Set Reference, A-M                                                                   | <u>253666</u>               |
| Volume 2B: Instruction Set Reference, N-Z                                                                   | <u>253667</u>               |
| Volume 3A: System Programming Guide                                                                         | <u>253668</u>               |
| Volume 3B: System Programming Guide                                                                         | <u>253669</u>               |
| IA-32 Intel® Architecture Optimization Reference Manual                                                     | <u>248966</u>               |
| Intel Processor Identification and the CPUID Instruction<br>Application Note (AP-485)                       | 241618                      |
| Intel® 64 and IA-32 Architectures Application Note TLBs,<br>Paging-Structure Caches, and Their Invalidation | <u>317080</u>               |



## **Nomenclature**

**Errata** are design defects or errors. These may cause the Intel® Core™2 Duo Processor and Intel® Core™2 Extreme processor on 45-nm process behavior to deviate from published specifications. Hardware and software designed to be used with any given stepping must assume that all errata documented for that stepping are present on all devices.

**S-Spec Number** is a five-digit code used to identify products. Products are differentiated by their unique characteristics, e.g., core speed, L2 cache size, package type, etc. as described in the processor identification information table. Read all notes associated with each S-Spec number.

**Specification Changes** are modifications to the current published specifications. These changes will be incorporated in any new release of the specification.

**Specification Clarifications** describe a specification in greater detail or further highlight a specification's impact to a complex design situation. These clarifications will be incorporated in any new release of the specification.

**Documentation Changes** include typos, errors, or omissions from the current published specifications. These will be incorporated in any new release of the specification.

**Note:** Errata remain in the specification update throughout the product's lifecycle, or until a particular stepping is no longer commercially available. Under these circumstances, errata removed from the specification update are archived and available upon request. Specification changes, specification clarifications and documentation changes are removed from the specification update when the appropriate changes are made to the appropriate product specification or user documentation (datasheets, manuals, etc.).



# Identification Information

# **Component Identification via Programming Interface**

The Intel Core 2 Duo processor and Intel Core 2 Extreme processor on 45-nm process stepping can be identified by the following register contents:

| Reserved | Extended Family <sup>1</sup> | Extended<br>Model <sup>2</sup> | Reserved | Processor<br>Type <sup>3</sup> | Family<br>Code <sup>4</sup> | Model<br>Number <sup>5</sup> | Stepping<br>ID <sup>6</sup> |
|----------|------------------------------|--------------------------------|----------|--------------------------------|-----------------------------|------------------------------|-----------------------------|
| 31:28    | 27:20                        | 19:16                          | 15:14    | 13:12                          | 11:8                        | 7:4                          | 3:0                         |
|          | 0000000b                     | 0001b                          |          | 00b                            | 0110b                       | 0111b                        | XXXXb                       |

#### NOTES:

- 1. The Extended Family, Bits [27:20] are used in conjunction with the Family Code, specified in bits [11:8], to indicate whether the processor belongs to the Intel386®, Intel486®, Pentium®, Pentium Pro, Pentium 4, or Intel Core processor family.
- 2. The Extended Model, Bits [19:16] in conjunction with the Model Number, specified in Bits [7:4], are used to identify the model of the processor within the processor's family.
- 3. The Processor Type, specified in Bits [13:12] indicates whether the processor is an original OEM processor, an OverDrive® processor, or a dual processor (capable of being used in a dual-processor system).
- 4. The Family Code corresponds to Bits [11:8] of the EDX register after RESET, Bits [11:8] of the EAX register after the CPUID instruction is executed with a 1 in the EAX register, and the generation field of the Device ID register accessible through Boundary Scan.
- 5. The Model Number corresponds to Bits [7:4] of the EDX register after RESET, Bits [7:4] of the EAX register after the CPUID instruction is executed with a 1 in the EAX register, and the model field of the Device ID register accessible through Boundary Scan.
- 6. The Stepping ID in Bits [3:0] indicates the revision number of that model. See Table 1 for the processor stepping ID number in the CPUID information.

**Note:** When EAX is initialized to a value of 1, the CPUID instruction returns the Extended Family, Extended Model, Type, Family, Model and Stepping value in the EAX register. Note that the EDX processor signature value after reset is equivalent to the processor signature output value in the EAX register.

Cache and TLB descriptor parameters are provided in the EAX, EBX, ECX and EDX registers after the CPUID instruction is executed with a 2 in the EAX register.



# **Component Marking Information**

Intel Core 2 Duo processor and Intel Core 2 Extreme processor on 45-nm process stepping can be identified by the following component markings:

Figure 1. Intel® Core™2 Duo Processor on 45-nm Process (Micro-FCPGA/FCBGA)
Markings (Example)





Table 1. Intel Core 2 Duo Processor and Intel Core 2 Extreme Processor on 45-nm Process Identification Information

| S-<br>Spec | Processor<br># | Package | Processor<br>Stepping | CPUID      | Core<br>Frequency<br>HFM/LFM/<br>SLFM (GHz) | FSB Freq.<br>(MHz) | IDAT<br>Freq.(GHz) | HFM TDP (W) | L2 Cache(MB) | Notes       |
|------------|----------------|---------|-----------------------|------------|---------------------------------------------|--------------------|--------------------|-------------|--------------|-------------|
| SLAQH      | T9500          | m-FCPGA | C-0                   | 000010676h | 2.6/1.2/0.8                                 | 800                | 2.8                | 35          | 6            | 1,2,3       |
| SLAPW      | T9500          | m-FCBGA | C-0                   | 000010676h | 2.6/1.2/0.8                                 | 800                | 2.8                | 35          | 6            | 1,2,3       |
| SLAQG      | T9300          | m-FCPGA | C-0                   | 000010676h | 2.5/1.2/0.8                                 | 800                | 2.7                | 35          | 6            | 1,2,3       |
| SLAPV      | T9300          | m-FCBGA | C-0                   | 000010676h | 2.5/1.2/0.8                                 | 800                | 2.7                | 35          | 6            | 1,2,3       |
| SLAPU      | T8300          | m-FCBGA | C-0                   | 000010676h | 2.4/1.2/0.8                                 | 800                | 2.6                | 35          | 3            | 1,2,3       |
| SLAUU      | T8100          | m-FCPGA | C-0                   | 000010676h | 2.1/1.2/0.8                                 | 800                | 2.3                | 35          | 3            | 1,2,3       |
| SLAPT      | T8100          | m-FCBGA | C-0                   | 000010676h | 2.1/1.2/0.8                                 | 800                | 2.3                | 35          | 3            | 1,2,3       |
| SLAPA      | T8300          | m-FCPGA | M-0                   | 000010676h | 2.4/1.2/0.8                                 | 800                | 2.6                | 35          | 3            | 1,2,3       |
| SLAPR      | T8300          | m-FCBGA | M-0                   | 000010676h | 2.4/1.2/0.8                                 | 800                | 2.6                | 35          | 3            | 1,2,3       |
| SLAP9      | T8100          | m-FCPGA | M-0                   | 000010676h | 2.1/1.2/0.8                                 | 800                | 2.3                | 35          | 3            | 1,2,3       |
| SLAPS      | T8100          | m-FCBGA | M-0                   | 000010676h | 2.1/1.2/0.8                                 | 800                | 2.3                | 35          | 3            | 1,2.3       |
| SLAVJ      | T8100          | m-FCPGA | M-0                   | 000010676h | 2.1/1.2/0.8                                 | 800                | 2.3                | 35          | 3            | 1,2.3       |
| SLAXG      | T8100          | m-FCPGA | M-0                   | 000010676h | 2.1/1.2/0.8                                 | 800                | 2.3                | 35          | 3            | 1,2.3       |
| SLAQJ      | X9000          | m-FCPGA | C-0                   | 000010676h | 2.8/1.2/0.8                                 | 800                | N/A                | 44          | 6            | 4,5,6       |
| SLAZD      | T8100          | m-FCPGA | M-0                   | 000010676h | 2.1/1.2/0.8                                 | 800                | 2.3                | 35          | 3            | 1,2,3,<br>7 |
| SLAYZ      | T8100          | m-FCPGA | M-0                   | 000010676h | 2.1/1.2/0.8                                 | 800                | 2.3                | 35          | 3            | 1,2,3,<br>7 |
| SLAZC      | T8300          | m-FCPGA | M-0                   | 000010676h | 2.4/1.2/0.8                                 | 800                | 2.6                | 35          | 3            | 1,2,3,<br>7 |
| SLAZB      | T9300          | m-FCPGA | C-0                   | 000010676h | 2.5/1.2/0.8                                 | 800                | 2.7                | 35          | 6            | 1,2,3,<br>7 |
| SLAYY      | T9300          | m-FCPGA | C-0                   | 000010676h | 2.5/1.2/0.8                                 | 800                | 2.7                | 35          | 6            | 1,2,3,<br>7 |
| SLAZA      | T9500          | m-FCPGA | C-0                   | 000010676h | 2.6/1.2/0.8                                 | 800                | 2.8                | 35          | 6            | 1,2,3,<br>7 |
| SLAYX      | T9500          | m-FCPGA | C-0                   | 000010676h | 2.6/1.2/0.8                                 | 800                | 2.8                | 35          | 6            | 1,2,3,<br>7 |
| SLAQJ      | X9000          | m-FCPGA | C-0                   | 000010676h | 2.8/1.2/0.8                                 | 800                | N/<br>A            | 44          | 6            | 4,5,6,<br>7 |
| SLAZ3      | X9000          | m-FCPGA | C-0                   | 000010676h | 2.8/1.2/0.8                                 | 800                | N/<br>A            | 44          | 6            | 4,5,6,<br>7 |

## NOTES:

1.  $V_{CC\_CORE}$  VID=1.25-1.00/1.25-0.850 V [HFM/LFM]; 0.925-0.750 V [S-LFM]

#### Identification Information



- 4.
- V<sub>CC\_CORE</sub> VID=0.859-0.650/0.850-0.600/0.7-0.35 V [C4/DC4/C6] V<sub>CC\_CORE</sub> VID=1.300-1.00 V [IDAT] Does not support Intel® Dynamic Acceleration Technology Vcc core VID=1.275-1.00/1.10-0.850 V [HFM/LFM]; 1.0-0.80 V [S-LFM] Vcc core VID=0.850-0.650/0.850-0.600/0.7-0.35 V [C4/DC4/C6]
- 7. This part is screened to avoid Erratum Az52

§



# Summary Tables of Changes

The following table indicates the Specification Changes, Errata, Specification Clarifications or Documentation Changes, which apply to the listed CPU steppings. Intel intends to fix some of the errata in a future stepping of the component, and to account for the other outstanding issues through documentation or Specification Changes as noted. This table uses the following notations:

# **Codes Used in Summary Table**

# **Stepping**

X: Erratum, Specification Change or Clarification that applies

to this stepping.

(No mark) or (Blank Box): This erratum is fixed in listed stepping or specification

change does not apply to listed stepping.

## **Status**

Doc: Document change or update that will be implemented.

Plan Fix: This erratum may be fixed in a future stepping of the

product.

Fixed: This erratum has been previously fixed.

No Fix: There are no plans to fix this erratum.

## Row

Shaded: This item is either new or modified from the previous version of the document.



**Note:** Each Specification Update item is prefixed with a capital letter to distinguish the product. The key below details the letters that are used in Intel's microprocessor Specification Updates:

A = Dual-Core Intel® Xeon® processor 7000 sequence

C = Intel® Celeron® processor

D = Dual-Core Intel® Xeon® processor 2.80 GHz

E = Intel® Pentium® III processor

F = Intel® Pentium® processor Extreme Edition and Intel® Pentium® D processor

I = Dual-Core Intel® Xeon® processor 5000 series

J = 64-bit Intel® Xeon® processor MP with 1-MB L2 cache

K = Mobile Intel® Pentium® III processor

L = Intel® Celeron® D processor

M = Mobile Intel® Celeron® processor

N = Intel® Pentium® 4 processor

O = Intel® Xeon® processor MP

P = Intel® Xeon® processor

Q = Mobile Intel® Pentium® 4 processor supporting Hyper-Threading Technology on 90-nm process technology

R = Intel® Pentium® 4 processor on 90-nm process

S = 64-bit Intel® Xeon® processor with 800-MHz system bus (1-MB and 2-MB L2 cache versions)

T = Mobile Intel® Pentium® 4 processor-M

U = 64-bit Intel® Xeon® processor MP with up to 8-MB L3 Cache

V = Mobile Intel® Celeron® processor on .13 micron process in Micro-FCPGA package

W= Intel® Celeron®-M processor

 $X = Intel \ \$ Pentium  $\ \$ M processor on 90-nm process with 2-MB L2 cache and Intel  $\ \$ processors A100 and A110 with 512-KB L2 cache

Y = Intel® Pentium® M processor

Z = Mobile Intel® Pentium® 4 processor with 533-MHz system bus

AA= Intel® Pentium® D Processor 900 Sequence and Intel® Pentium® processor Extreme Edition 955, 965

AB= Intel® Pentium® 4 processor 6x1 Sequence

AC= Intel® Celeron® processor in 478-pin package

AD = Intel® Celeron® D processor on 65-nm process

AF = Dual-Core Intel® Xeon® processor LV

AG = Dual-Core Intel® Xeon® processor 5100 Series

AH= Intel® Core™2 Duo mobile processor

AI = Intel® Core™2 Extreme processor X6800 and Intel® Core™2 Duo desktop processor E6000 and E4000 sequence

AJ = Quad-Core Intel® Xeon® processor 5300 series

AK = Intel®  $Core^{TM}$ 2 Extreme quad-core processor QX6700 and Intel®  $Core^{TM}$ 2 Quad processor Q6600



AL = Dual-Core Intel® Xeon® processor 7100 series

AN = Intel® Pentium® Dual-Core processor

AO = Quad-Core Intel® Xeon® processor 3200 series

AP = Dual-Core Intel® Xeon® processor 3000 series

AQ = Intel® Pentium® Dual-Core desktop processor E2000 sequence

AR = Intel® Celeron® processor 500 series

AS = Intel® Xeon® processor 7200, 7300 series

AV = Intel®  $Core^{TM} 2$  Extreme processor QX9000 sequence and Intel®  $Core^{TM} 2$  Quad processor Q9000 sequence processor

AW = Intel® Core™ 2 Duo

AX =Quad-Core Intel® Xeon® processor 5400 series

AY = Dual-Core Intel® Xeon® processor 5200 series

AZ =Intel® Core™2 Duo processor and Intel® Core™2 Extreme processor on 45-nm process

**Note:** Intel processor numbers are not a measure of performance. Processor numbers differentiate features within each processor family, not across different processor families. See <a href="http://www.intel.com/products/processor\_number">http://www.intel.com/products/processor\_number</a> for details.

| Number | Steppings |     | Status | ERRATA                                                                                                       |
|--------|-----------|-----|--------|--------------------------------------------------------------------------------------------------------------|
|        | C-0       | M-O |        |                                                                                                              |
| AZ1    | Х         | Х   | No Fix | EFLAGS Discrepancy on a Page Fault after a Multiprocessor TLB Shootdown                                      |
| AZ2    | Х         | Х   | No Fix | INVLPG Operation for Large (2M/4M) Pages May Be Incomplete under Certain Conditions                          |
| AZ3    | Х         | Х   | No Fix | Store to WT Memory Data May Be Seen in Wrong Order by Two Subsequent Loads                                   |
| AZ4    | Х         | Х   | No Fix | Non-Temporal Data Store May Be Observed in Wrong Program Order                                               |
| AZ5    | Х         | Х   | No Fix | Page Access Bit May Be Set Prior to Signaling a Code Segment<br>Limit Fault                                  |
| AZ6    | Х         | Х   | No Fix | Updating Code Page Directory Attributes without TLB Invalidation May Result in Improper Handling of Code #PF |
| AZ7    | Х         | Х   | No Fix | Storage of PEBS Record Delayed Following Execution of MOV SS or STI                                          |
| AZ8    | Х         | Х   | No Fix | Performance Monitoring Event FP_MMX_TRANS_TO_MMX May Not Count Some Transitions                              |
| AZ9    | Х         | Х   | No Fix | A REP STOS/MOVS to a MONITOR/MWAIT Address Range May Prevent Triggering of the Monitoring Hardware           |
| AZ10   | Х         | Х   | No Fix | Performance Monitoring Event MISALIGN_MEM_REF May Over Count                                                 |
| AZ11   | Х         | Х   | No Fix | The Processor May Report a #TS Instead of a #GP Fault                                                        |
| AZ12   | Х         | Х   | No Fix | Code Segment Limit Violation May Occur on 4-GB Limit Check                                                   |

## Summary Tables of Changes



| Number | Steppings |     | Steppings |                                                                                                                                                                                    | Status | ERRATA |
|--------|-----------|-----|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|
|        | C-0       | M-O |           |                                                                                                                                                                                    |        |        |
| AZ13   | Х         | Х   | No Fix    | A Write to an APIC Register Sometimes May Appear to Have<br>Not Occurred                                                                                                           |        |        |
| AZ14   | Х         | Х   | No Fix    | Last Branch Records (LBR) Updates May Be Incorrect after a<br>Task Switch                                                                                                          |        |        |
| AZ15   | Х         | Х   | No Fix    | REP MOVS/STOS Executing with Fast Strings Enabled and Crossing Page Boundaries with Inconsistent Memory Types May Use an Incorrect Data Size or Lead to Memory-Ordering Violations |        |        |
| AZ16   | Х         | Х   | No Fix    | Upper 32 Bits of 'From' Address Reported through BTMs or BTSs May Be Incorrect                                                                                                     |        |        |
| AZ17   | Х         | Х   | No Fix    | Address Reported by Machine-Check Architecture (MCA) on Single-Bit L2 ECC Errors May Be Incorrect                                                                                  |        |        |
| AZ18   | Х         | Х   | No Fix    | Code Segment Limit/Canonical Faults on RSM May Be Serviced before Higher Priority Interrupts/Exceptions                                                                            |        |        |
| AZ19   | Х         | Х   | No Fix    | Store Ordering May Be Incorrect between WC and WP Memory Type                                                                                                                      |        |        |
| AZ20   | Х         | Х   | No Fix    | EFLAGS, CR0, CR4 and the EXF4 Signal May Be Incorrect after Shutdown                                                                                                               |        |        |
| AZ21   | Х         | Х   | No Fix    | Premature Execution of a Load Operation Prior to Exception Handler Invocation                                                                                                      |        |        |
| AZ22   | Х         | Х   | No Fix    | Performance Monitoring Events for Retired Instructions (COH) May Not Be Accurate                                                                                                   |        |        |
| AZ23   | Х         | Х   | No Fix    | Returning to Real Mode from SMM with EFLAGS.VM Set May Result in Unpredictable System Behavior                                                                                     |        |        |
| AZ24   | Х         | Х   | No Fix    | CMPSB, LODSB, or SCASB in 64-Bit Mode with Count Greater or Equal to 248 May Terminate Early                                                                                       |        |        |
| AZ25   | Х         | Х   | No Fix    | Writing the Local Vector Table (LVT) When an Interrupt Is<br>Pending May Cause an Unexpected Interrupt                                                                             |        |        |
| AZ26   | Х         | Х   | No Fix    | Pending x87 FPU Exceptions (#MF) Following STI May Be<br>Serviced before Higher Priority Interrupts                                                                                |        |        |
| AZ27   | Х         | Х   | No Fix    | VERW/VERR/LSL/LAR Instructions May Unexpectedly Update the Last Exception Record (LER) MSR                                                                                         |        |        |
| AZ28   | Х         | Х   | No Fix    | INIT Does Not Clear Global Entries in the TLB                                                                                                                                      |        |        |
| AZ29   | Х         | Х   | No Fix    | Split Locked Stores May Not Trigger the Monitoring Hardware                                                                                                                        |        |        |
| AZ30   | Х         | Х   | No Fix    | Programming the Digital Thermal Sensor (DTS) Threshold May Cause Unexpected Thermal Interrupts                                                                                     |        |        |
| AZ31   | Х         | Х   | No Fix    | Writing Shared Unaligned Data that Crosses a Cache Line without Proper Semaphores or Barriers May Expose a Memory Ordering Issue                                                   |        |        |
| AZ32   | Х         | Х   | No Fix    | General Protection (#GP) Fault May Not Be Signaled on Data<br>Segment Limit Violation above 4-G Limit                                                                              |        |        |
| AZ33   | Х         | Х   | No Fix    | An Asynchronous MCE during a Far Transfer May Corrupt ESP                                                                                                                          |        |        |



| Number | Steppings |     | Status   | ERRATA                                                                                                                                                               |
|--------|-----------|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | C-0       | M-O |          |                                                                                                                                                                      |
| AZ34   | Х         | Х   | Plan Fix | CPUID Reports Architectural Performance Monitoring Version 2 is Supported, When Only Version 1 Capabilities are Available                                            |
| AZ35   | Х         | Х   | No Fix   | B0-B3 Bits in DR6 May Not Be Properly Cleared after Code<br>Breakpoint                                                                                               |
| AZ36   | Х         | X   | No Fix   | An xTPR Update Transaction Cycle, if Enabled, May Be Issued to the FSB after the Processor Has Issued a Stop-Grant Special Cycle                                     |
| AZ37   | Х         | Х   | Plan Fix | Performance Monitoring Event IA32_FIXED_CTR2 May Not Function Properly When Max Ratio Is a Non-Integer Core-to-Bus Ratio                                             |
| AZ38   | Х         | Х   | No Fix   | Instruction Fetch May Cause a Livelock During Snoops of the L1 Data Cache                                                                                            |
| AZ39   | Х         | Х   | No Fix   | Use of Memory Aliasing with Inconsistent Memory Type May<br>Cause a System Hang or a Machine Check Exception                                                         |
| AZ40   | Х         | Х   | No Fix   | A WB Store Following a REP STOS/MOVS or FXSAVE May Lead to Memory-Ordering Violations                                                                                |
| AZ41   | Х         | Х   | Plan Fix | VM Exit with Exit Reason "TPR Below Threshold" Can Cause the Blocking by MOV/POP SS and Blocking by STI Bits to Be Cleared in the Guest Interruptibility-State Field |
| AZ42   | Х         | Х   | No Fix   | Using Memory Type Aliasing with Cacheable and WC Memory Types May Lead to Memory Ordering Violations                                                                 |
| AZ43   | Х         | Х   | No Fix   | VM Exit Caused by a SIPI Results in Zero Being Saved to the Guest RIP Field in the VMCS                                                                              |
| AZ44   | Х         | X   | No Fix   | NMIs May Not Be Blocked by a VM-Entry Failure                                                                                                                        |
| AZ45   | Х         | Х   | Plan Fix | Partial Streaming Load Instruction Sequence May Cause the Processor to Hang                                                                                          |
| AZ46   | Х         | Х   | Plan Fix | Self/Cross Modifying Code May Not Be Detected or May Cause a Machine Check Exception                                                                                 |
| AZ47   | Х         | Х   | Plan Fix | Data TLB Eviction Condition in the Middle of a Cacheline Split<br>Load Operation May Cause the Processor to Hang                                                     |
| AZ48   | Х         | ×   | Plan Fix | Update of Read/Write (R/W) or User/Supervisor (U/S) or Present (P) Bits without TLB Shootdown May Cause Unexpected Processor Behavior                                |
| AZ49   | Х         | Х   | Plan Fix | RSM Instruction Execution under Certain Conditions May Cause Processor Hang or Unexpected Instruction Execution Results                                              |
| AZ50   | Х         | Х   | No Fix   | Benign Exception after a Double Fault May Not Cause a Triple-<br>Fault Shutdown                                                                                      |
| AZ51   | Х         | Х   | No Fix   | LER MSRs May Be Incorrectly Updated                                                                                                                                  |
| AZ52   | Х         | Х   | Plan Fix | Processor May Unexpectedly Assert False THERMTRIP# After Receiving a Warm Reset                                                                                      |
| AZ53   | Х         | Х   | No Fix   | Short Nested Loops That Span Multiple 16-Byte Boundaries<br>May Cause a Machine Check Exception or a System Hang                                                     |



| Number | SPECIFICATION CHANGES                                                     |
|--------|---------------------------------------------------------------------------|
|        | There are no Specification Changes in this Specification Update revision. |

| Number | SPECIFICATION CLARIFICATIONS                                                     |
|--------|----------------------------------------------------------------------------------|
|        | There are no Specification Clarifications in this Specification Update revision. |

| Number | DOCUMENTATION CHANGES                                                     |
|--------|---------------------------------------------------------------------------|
|        | There are no Documentation Changes in this Specification Update revision. |

§



# Errata

#### AZ1. EFLAGS Discrepancy on a Page Fault after a Multiprocessor TLB Shootdown

#### Problem:

This erratum may occur when the processor executes one of the following readmodify-write arithmetic instructions and a page fault occurs during the store of the memory operand: ADD, AND, BTC, BTR, BTS, CMPXCHG, DEC, INC, NEG, NOT, OR, ROL/ROR, SAL/SAR/SHL/SHR, SHLD, SHRD, SUB, XOR, and XADD. In this case, the EFLAGS value pushed onto the stack of the page fault handler may reflect the status of the register after the instruction would have completed execution rather than before it. The following conditions are required for the store to generate a page fault and call the operating system page fault handler:

- 1. The store address entry must be evicted from the DTLB by speculative loads from other instructions that hit the same way of the DTLB before the store has completed. DTLB eviction requires at least three-load operations that have linear address bits 15:12 equal to each other and address bits 31:16 different from each other in close physical proximity to the arithmetic operation.
- 2. The page table entry for the store address must have its permissions tightened during the very small window of time between the DTLB eviction and execution of the store. Examples of page permission tightening include from Present to Not Present or from Read/Write to Read Only, etc.
- 3. Another processor, without corresponding synchronization and TLB flush, must cause the permission change.

Implication: This scenario may only occur on a multiprocessor platform running an operating system that performs "lazy" TLB shootdowns. The memory image of the EFLAGS register on the page fault handler's stack prematurely contains the final arithmetic flag values although the instruction has not yet completed. Intel has not identified any operating systems that inspect the arithmetic portion of the EFLAGS register during a page fault nor observed this erratum in laboratory testing of software applications.

Workaround: No workaround is needed upon normal restart of the instruction, since this erratum is transparent to the faulting code and results in correct instruction behavior. Operating systems may ensure that no processor is currently accessing a page that is scheduled to have its page permissions tightened or have a page fault handler that ignores any

incorrect state.

For the steppings affected, see the Summary Tables of Changes. Status:



AZ2. INVLPG Operation for Large (2M/4M) Pages May Be Incomplete

under Certain Conditions

**Problem:** The INVLPG instruction may not completely invalidate Translation Look-aside Buffer

(TLB) entries for large pages (2M/4M) when both of the following conditions exist: "Address range of the page being invalidated spans several Memory Type Range Registers (MTRRs) with different memory types specified (INVLPG operation is preceded by a Page Assist Event (Page Fault (#PF) or an access that results in either

A or D bits being set in a Page Table Entry (PTE))

Implication: Stale translations may remain valid in TLB after a PTE update resulting in

unpredictable system behavior. Intel has not observed this erratum with any

commercially-available software.

Workaround: Software should ensure that the memory type specified in the MTRRs is the same for

the entire address range of the large page.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ3. Store to WT Memory Data May Be Seen in Wrong Order by Two,

**Subsequent Loads** 

**Problem:** When data of Store to WT memory is used by two, subsequent loads of one thread,

and another thread performs cacheable write to the same address, the first load may get the data from external memory or L2 written by another core, while the second

load will get the data straight from the WT Store.

Implication: Software that uses WB to WT memory aliasing may violate proper store ordering.

Workaround: Do not use WB to WT aliasing.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ4. Non-Temporal Data Store May Be Observed in Wrong Program Order

**Problem:** When non-temporal data is accessed by multiple read operations in one thread while

another thread performs a cacheable write operation to the same address, the data stored may be observed in wrong program order (i.e., later load operations may read

older data).

Implication: Software that uses non-temporal data without proper serialization before accessing

the non-temporal data may observe data in wrong program order.

Workaround: Software that conforms to the Intel® 64 and IA-32 Architectures Software Developer's

Manual, Volume 3A, "Buffering of Write Combining Memory Locations" section will

operate correctly.



AZ5. Page Access Bit May Be Set Prior to Signaling a Code Segment Limit

**Fault** 

**Problem:** If code segment limit is set close to the end of a code page, then due to this erratum

the memory page Access bit (A bit) may be set for the subsequent page prior to

general protection fault on code segment limit.

Implication: When this erratum occurs, a non-accessed page which is present in memory and

follows a page that contains the code segment limit may be tagged as accessed.

Workaround: Erratum can be avoided by placing a guard page (non-present or non-executable

page) as the last page of the segment or after the page that includes the code

segment limit.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ6. Updating Code Page Directory Attributes without TLB Invalidation

May Result in Improper Handling of Code #PF

**Problem:** Code #PF (Page Fault exception) is normally handled in lower priority order relative to

both code #DB (Debug Exception) and code Segment Limit Violation #GP (General Protection Fault). Due to this erratum, code #PF may be handled incorrectly, if all of

the following conditions are met:

Implication: A PDE (Page Directory Entry) is modified without invalidating the corresponding TLB

(Translation Look-aside Buffer) entry.

1. Code execution transitions to a different code page such that both

2. The target linear address corresponds to the modified PDE

3. The PTE (Page Table Entry) for the target linear address has an A (Accessed) bit

that is clear

4. One of the following simultaneous exception conditions is present following the

code transition

5. Code #DB and code #PF

6. Code Segment Limit Violation #GP and code #PF

7. Software may observe either incorrect processing of code #PF before code

Segment Limit Violation #GP or processing of code #PF in lieu of code #DB.

Workaround: None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.



AZ7. Storage of PEBS Record Delayed Following Execution of MOV SS or

STI

Problem: When a performance monitoring counter is configured for PEBS (Precise Event Based

Sampling), overflow of the counter results in storage of a PEBS record in the PEBS buffer. The information in the PEBS record represents the state of the next instruction to be executed following the counter overflow. Due to this erratum, if the counter overflow occurs after execution of either MOV SS or STI, storage of the PEBS record is

delayed by one instruction.

Implication: When this erratum occurs, software may observe storage of the PEBS record being

delayed by one instruction following execution of MOV SS or STI. The state information in the PEBS record will also reflect the one instruction delay.

Workaround: None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ8. Performance Monitoring Event FP\_MMX\_TRANS\_TO\_MMX May Not

**Count Some Transitions** 

Problem: Performance Monitor Event FP\_MMX\_TRANS\_TO\_MMX (Event CCH, Umask 01H)

counts transitions from x87 Floating Point (FP) to MMX<sup>™</sup> technology instructions. Due to this erratum, if only a small number of MMX instructions (including EMMS) are executed immediately after the last FP instruction, a FP to MMX technology transition

may not be counted.

Implication: The count value for Performance Monitoring Event FP\_MMX\_TRANS\_TO\_MMX may be

lower than expected. The degree of undercounting is dependent on the occurrences of the erratum condition while the counter is active. Intel has not observed this erratum

with any commercially-available software.

Workaround: None identified.

20

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ9. A REP STOS/MOVS to a MONITOR/MWAIT Address Range May

**Prevent Triggering of the Monitoring Hardware** 

**Problem:** The MONITOR instruction is used to arm the address monitoring hardware for the

subsequent MWAIT instruction. The hardware is triggered on subsequent memory

store operations to the monitored address range. Due to this erratum, REP

STOS/MOVS fast string operations to the monitored address range may prevent the

actual triggering store to be propagated to the monitoring hardware.

Implication: A logical processor executing an MWAIT instruction may not immediately continue

program execution if a REP STOS/MOVS targets the monitored address range.

Workaround: Software can avoid this erratum by not using REP STOS/MOVS store operations within

the monitored address range.



AZ10. Performance Monitoring Event MISALIGN\_MEM\_REF May Over Count

**Problem:** Performance monitoring event MISALIGN\_MEM\_REF (05H) is used to count the

number of memory accesses that cross an 8-byte boundary and are blocked until

retirement. Due to this erratum, the performance monitoring event

MISALIGN\_MEM\_REF also counts other memory accesses.

Implication: The performance monitoring event MISALIGN\_MEM\_REF may over count. The extent

of the over counting depends on the number of memory accesses retiring while the

counter is active.

Workaround: None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ11. The Processor May Report a #TS Instead of a #GP Fault

**Problem:** A jump to a busy TSS (Task-State Segment) may cause a #TS (invalid TSS exception)

instead of a #GP fault (general protection exception).

Implication: Operation systems that access a busy TSS may get invalid TSS fault instead of a #GP

fault. Intel has not observed this erratum with any commercially-available software.

Workaround: None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ12. Code Segment Limit Violation May Occur on 4-GB Limit Check

**Problem:** Code Segment limit violation may occur on 4-GB limit check when the code stream

wraps around in a way that one instruction ends at the last byte of the segment and

the next instruction begins at 0 x 0.

Implication: This is a rare condition that may result in a system hang. Intel has not observed this

erratum with any commercially-available software, or system.

Workaround: Avoid code that wraps around segment limit.

**Status:** For the steppings affected, see the Summary Tables of Changes.



AZ13. A Write to an APIC Register Sometimes May Appear to Have Not

Occurred

**Problem:** With respect to the retirement of instructions, stores to the uncacheable memory-

based APIC register space are handled in a non-synchronized way. For example if an

instruction that masks the interrupt flag, e.g., CLI, is executed soon after an

uncacheable write to the Task Priority Register (TPR) that lowers the APIC priority, the interrupt masking operation may take effect before the actual priority has been lowered. This may cause interrupts whose priority is lower than the initial TPR, but higher than the final TPR, to not be serviced until the interrupt enabled flag is finally

set, i.e. by STI instruction. Interrupts will remain pending and are not lost.

Implication: In this example the processor may allow interrupts to be accepted but may delay their

service.

Workaround: This non-synchronization can be avoided by issuing an APIC register read after the

APIC register write. This will force the store to the APIC register before any

subsequent instructions are executed. No commercial operating system is known to be

impacted by this erratum.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ14. Last Branch Records (LBR) Updates May Be Incorrect after a Task

Switch

**Problem:** A Task-State Segment (TSS) task switch may incorrectly set the LBR\_FROM value to

the LBR TO value.

Implication: The LBR\_FROM will have the incorrect address of the Branch Instruction.

Workaround: None identified.



AZ15. REP MOVS/STOS Executing with Fast Strings Enabled and Crossing

Page Boundaries with Inconsistent Memory Types May Use an

**Incorrect Data Size or Lead to Memory-Ordering Violations** 

Problem: Under certain conditions, as described in the Intel® 64 and IA-32 Architectures

> Software Developer's Manual, Volume 3A section "Out-of-Order Stores for String Operations in Pentium 4, Intel Xeon, and P6 Family Processors," the processor performs REP MOVS or REP STOS as fast strings. Due to this erratum, fast string REP MOVS/REP STOS instructions that cross page boundaries from WB/WC memory types to UC/WP/WT memory types, may start using an incorrect data size or may observe

memory ordering violations.

Implication: Upon crossing the page boundary the following may occur, dependent on the new

page memory type:

• UC the data size of each write will now always be 8 bytes, as opposed to the original data size.

• WP the data size of each write will now always be 8 bytes, as opposed to the original data size and there may be a memory ordering violation.

• WT there may be a memory ordering violation.

Workaround: Software should avoid crossing page boundaries from WB or WC memory type to UC,

WP or WT memory type within a single REP MOVS or REP STOS instruction that will

execute with fast strings enabled.

Status: For the steppings affected, see the Summary Tables of Changes.

AZ16. Upper 32 bits of "From" Address Reported through BTMs or BTSs May

Be Incorrect

Problem: When a far transfer switches the processor from 32-bit mode to IA-32e mode, the

upper 32 bits of the "From" (source) addresses reported through the BTMs (Branch

Trace Messages) or BTSs (Branch Trace Stores) may be incorrect.

Implication: The upper 32 bits of the 'From' address debug information reported through BTMs or

BTSs may be incorrect during this transition.

Workaround: None identified.

For the steppings affected, see the Summary Tables of Changes. Status:



AZ17. Address Reported by Machine-Check Architecture (MCA) on Single-bit

**L2 ECC Errors May Be Incorrect** 

**Problem:** When correctable Single-bit ECC errors occur in the L2 cache, the address is logged in

the MCA address register (MCi\_ADDR). Under some scenarios, the address reported

may be incorrect.

Implication: Software should not rely on the value reported in MCi\_ADDR, for single-bit L2 ECC

errors.

Workaround: None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ18. Code Segment Limit/Canonical Faults on RSM May Be Serviced before

**Higher Priority Interrupts/Exceptions** 

**Problem:** Normally, when the processor encounters a Segment Limit or Canonical Fault due to

code execution, a #GP (General Protection Exception) fault is generated after all higher priority Interrupts and exceptions are serviced. Due to this erratum, if RSM (Resume from System Management Mode) returns to execution flow that results in a Code Segment Limit or Canonical Fault, the #GP fault may be serviced before a higher priority Interrupt or Exception (e.g., NMI (Non-Maskable Interrupt), Debug break

(#DB), Machine Check (#MC), etc.)

**Implication:** Operating systems may observe a #GP fault being serviced before higher priority

Interrupts and Exceptions. Intel has not observed this erratum on any commercially-

available software.

Workaround: None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ19. Store Ordering May Be Incorrect between WC and WP Memory Type

Problem: According to Intel® 64 and IA-32 Intel Architecture Software Developer's Manual,

Volume 3A "Methods of Caching Available," WP (Write Protected) stores should drain the WC (Write Combining) buffers in the same way as UC (Uncacheable) memory type

stores do. Due to this erratum, WP stores may not drain the WC buffers.

**Implication:** Memory ordering may be violated between WC and WP stores.

Workaround: None identified.



AZ20. EFLAGS, CR0, CR4 and the EXF4 Signal May Be Incorrect after

**Shutdown** 

**Problem:** When the processor is going into shutdown due to an RSM inconsistency failure,

EFLAGS, CRO and CR4 may be incorrect. In addition the EXF4 signal may still be asserted. This may be observed if the processor is taken out of shutdown by NMI#.

Implication: A processor that has been taken out of shutdown may have an incorrect EFLAGS, CRO

and CR4. In addition the EXF4 signal may still be asserted.

Workaround: None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ21. Premature Execution of a Load Operation Prior to Exception Handler

Invocation

**Problem:** If any of the below circumstances occur, it is possible that the load portion of the

instruction will have executed before the exception handler is entered:

• If an instruction that performs a memory load causes a code segment limit violation.

• If a waiting X87 floating-point (FP) instruction or MMX technology (MMX) instruction that performs a memory load has a floating-point exception pending.

• If an MMX or SSE/SSE2/SSE3/SSSE3 extensions (SSE) instruction that performs a memory load and has either CR0.EM=1 (Emulation bit set), or a floating-point Top-of-Stack (FP TOS) not equal to 0, or a DNA exception pending.

Implication: In normal code execution where the target of the load operation is to write back

memory there is no impact from the load being prematurely executed, or from the restart and subsequent re-execution of that instruction by the exception handler. If the target of the load is to uncached memory that has a system side-effect, restarting the instruction may cause unexpected system behavior due to the repetition of the side-effect. Particularly, while CR0.TS [bit 3] is set, a MOVD/MOVQ with MMX/XMM register operands may issue a memory load before getting the DNA exception.

Workaround: Code which performs loads from memory that has side-effects can effectively

workaround this behavior by using simple integer-based load instructions when accessing side-effect memory and by ensuring that all code is written such that a code segment limit violation cannot occur as a part of reading from side-effect memory.

**Status:** For the steppings affected, see the Summary Tables of Changes.



AZ22. Performance Monitoring Events for Retired Instructions (COH) May
Not Be Accurate

**Problem:** The INST\_RETIRED performance monitor may miscount retired instructions as follows:

- Repeat string and repeat I/O operations are not counted when a hardware interrupt is received during or after the last iteration of the repeat flow.
- VMLAUNCH and VMRESUME instructions are not counted.
- HLT and MWAIT instructions are not counted. The following instructions, if executed during HLT or MWAIT events, are also not counted:
  - a) RSM from a C-state SMI during an MWAIT instruction.
  - b) RSM from an SMI during a HLT instruction.

Implication: There may be a smaller than expected value in the INST\_RETIRED performance

monitoring counter. The extent to which this value is smaller than expected is

determined by the frequency of the above cases.

Workaround: None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ23. Returning to Real Mode from SMM with EFLAGS.VM Set May Result in

**Unpredictable System Behavior** 

**Problem:** Returning back from SMM mode into real mode while EFLAGS.VM is set in SMRAM may

result in unpredictable system behavior.

Implication: If SMM software changes the values of the EFLAGS.VM in SMRAM, it may result in

unpredictable system behavior. Intel has not observed this behavior in commercially-

available software.

Workaround: SMM software should not change the value of EFLAGS.VM in SMRAM.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ24. CMPSB, LODSB, or SCASB in 64-bit Mode with Count Greater or Equal

to 248 May Terminate Early

**Problem:** In 64-bit Mode CMPSB, LODSB, or SCASB executed with a repeat prefix and count

greater than or equal to 2<sup>48</sup> may terminate early. Early termination may result in one

of the following.

• The last iteration not being executed

• Signaling of a canonical limit fault (#GP) on the last iteration

**Implication:** While in 64-bit mode, with count greater or equal to 2<sup>48</sup>, repeat string operations

CMPSB, LODSB or SCASB may terminate without completing the last iteration. Intel

has not observed this erratum with any commercially-available software.

Workaround: Do not use repeated string operations with RCX greater than or equal to 248.



AZ25. Writing the Local Vector Table (LVT) When an Interrupt Is Pending May Cause an Unexpected Interrupt

**Problem:** If a local interrupt is pending when the LVT entry is written, an interrupt may be taken

on the new interrupt vector even if the mask bit is set.

Implication: An interrupt may immediately be generated with the new vector when a LVT entry is

written, even if the new LVT entry has the mask bit set. If there is no Interrupt Service Routine (ISR) set up for that vector the system will GP fault. If the ISR does not do an End of Interrupt (EOI) the bit for the vector will be left set in the in-service

register and mask all interrupts at the same or lower priority.

Workaround: Any vector programmed into an LVT entry must have an ISR associated with it, even if

that vector was programmed as masked. This ISR routine must do an EOI to clear any unexpected interrupts that may occur. The ISR associated with the spurious vector does not generate an EOI, therefore the spurious vector should not be used when

writing the LVT.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ26. Pending x87 FPU Exceptions (#MF) Following STI May Be Serviced

before Higher Priority Interrupts

**Problem:** Interrupts that are pending prior to the execution of the STI (Set Interrupt Flag)

instruction are serviced immediately after the STI instruction is executed. Because of this erratum, if following STI, an instruction that triggers a #MF is executed while STPCLK#, Enhanced Intel SpeedStep® Technology transitions or Thermal Monitor 1 events occur, the pending #MF may be serviced before higher priority interrupts.

Software may observe #MF being serviced before higher priority interrupts.

Workaround: None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ27. VERW/VERR/LSL/LAR Instructions May Unexpectedly Update the

Last Exception Record (LER) MSR

**Problem:** The LER MSR may be unexpectedly updated, if the resultant value of the Zero Flag

(ZF) is zero after executing the following instructions:

1. VERR (ZF=0 indicates unsuccessful segment read verification)

2. VERW (ZF=0 indicates unsuccessful segment write verification)

3. LAR (ZF=0 indicates unsuccessful access rights load)

4. LSL (ZF=0 indicates unsuccessful segment limit load)

Implication: The value of the LER MSR may be inaccurate if VERW/VERR/LSL/LAR instructions are

executed after the occurrence of an exception.

Workaround: Software exception handlers that rely on the LER MSR value should read the LER MSR

before executing VERW/VERR/LSL/LAR instructions.

**Status:** For the steppings affected, see the Summary Tables of Changes.



AZ28. INIT Does Not Clear Global Entries in the TLB

**Problem:** INIT may not flush a TLB entry when:

• The processor is in protected mode with paging enabled and the page global enable flag is set (PGE bit of CR4 register).

• G bit for the page table entry is set.

• TLB entry is present in TLB when INIT occurs.

• Software may encounter unexpected page fault or incorrect address translation due to a TLB entry erroneously left in TLB after INIT.

Workaround: Write to CR3, CR4 (setting bits PSE, PGE or PAE) or CR0 (setting bits PG or PE)

registers before writing to memory early in BIOS code to clear all the global entries

from TLB.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ29. Split Locked Stores May Not Trigger the Monitoring Hardware

**Problem:** Logical processors normally resume program execution following the MWAIT, when

another logical processor performs a write access to a WB cacheable address within the address range used to perform the MONITOR operation. Due to this erratum, a logical processor may not resume execution until the next targeted interrupt event or O/S timer tick following a locked store that spans across cache lines within the

monitored address range.

Implication: The logical processor that executed the MWAIT instruction may not resume execution

until the next targeted interrupt event or O/S timer tick in the case where the monitored address is written by a locked store which is split across cache lines.

Workaround: Do not use locked stores that span cache lines in the monitored address range.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ30. Programming the Digital Thermal Sensor (DTS) Threshold May Cause

**Unexpected Thermal Interrupts** 

**Problem:** Software can enable DTS thermal interrupts by programming the thermal threshold

and setting the respective thermal interrupt enable bit. When programming DTS value, the previous DTS threshold may be crossed. This will generate an unexpected

thermal interrupt.

Implication: Software may observe an unexpected thermal interrupt occur after reprogramming

the thermal threshold.

Workaround: In the ACPI/OS implement a workaround by temporarily disabling the DTS threshold

interrupt before updating the DTS threshold value.



AZ31. Writing Shared Unaligned Data that Crosses a Cache Line without Proper Semaphores or Barriers May Expose a Memory Ordering Issue

**Problem:** Software which is written so that multiple agents can modify the same shared

unaligned memory location at the same time may experience a memory ordering issue if multiple loads access this shared data shortly thereafter. Exposure to this problem requires the use of a data write which spans a cache line boundary.

**Implication:** This erratum may cause loads to be observed out of order. Intel has not observed this erratum with any commercially-available software or system.

**Workaround:** Software should ensure at least one of the following is true when modifying shared data by multiple agents:

• The shared data is aligned

 Proper semaphores or barriers are used in order to prevent concurrent data accesses.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ32. General Protection (#GP) Fault May Not Be Signaled on Data Segment Limit Violation above 4-G Limit

**Problem:** In 32-bit mode, memory accesses to flat data segments (base = 00000000h) that

occur above the 4-G limit (Offfffffh) may not signal a #GP fault.

Implication: When such memory accesses occur in 32-bit mode, the system may not issue a #GP

fault.

Workaround: Software should ensure that memory accesses in 32-bit mode do not occur above the

4-G limit (Offfffffh).

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ33. An Asynchronous MCE during a Far Transfer May Corrupt ESP

Problem: If an asynchronous machine check occurs during an interrupt, call through gate, FAR

RET or IRET and in the presence of certain internal conditions, ESP may be corrupted.

Implication: If the MCE (Machine Check Exception) handler is called without a stack switch, then a

triple fault will occur due to the corrupted stack pointer, resulting in a processor shutdown. If the MCE is called with a stack switch, e.g., when the CPL (Current Privilege Level) was changed or when going through an interrupt task gate, then the corrupted ESP will be saved on the new stack or in the TSS (Task State Segment),

and will not be used.

Workaround: Use an interrupt task gate for the machine check handler.

**Status:** For the steppings affected, see the Summary Tables of Changes.



AZ34. CPUID Reports Architectural Performance Monitoring Version 2 Is

Supported, When Only Version 1 Capabilities Are Available

**Problem:** CPUID leaf 0Ah reports the architectural performance monitoring version that is

available in EAX[7:0]. Due to this erratum CPUID reports the supported version as 2

instead of 1.

Implication: Software will observe an incorrect version number in CPUID.0Ah.EAX [7:0] in

comparison to which features are actually supported.

Workaround: Software should use the recommended enumeration mechanism described in the

Architectural Performance Monitoring section of the Intel® 64 and IA-32 Architectures

Software Developer's Manual, Volume 3: System Programming Guide.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ35. B0-B3 Bits in DR6 May Not Be Properly Cleared after Code Breakpoint

Problem: B0-B3 bits (breakpoint conditions detect flags, Bits [3:0]) in DR6 may not be properly

cleared when the following sequence happens:

1. POP instruction to SS (Stack Segment) selector;

2. Next instruction is FP (Floating Point) that gets FP assist followed by code

breakpoint.

Implication: B0-B3 bits in DR6 may not be properly cleared.

Workaround: None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ36. An xTPR Update Transaction Cycle, If Enabled, May Be Issued to the

FSB after the Processor Has Issued a Stop-Grant Special Cycle

**Problem:** According to the FSB (Front Side Bus) protocol specification, no FSB cycles should be

issued by the processor once a Stop-Grant special cycle has been issued to the bus. If xTPR update transactions are enabled by clearing the IA32\_MISC\_ENABLES[bit 23] at the time of Stop-Clock assertion, an xTPR update transaction cycle may be issued to

the FSB after the processor has issued a Stop Grant Acknowledge transaction.

Implication: When this erratum occurs in systems using C-states C2 (Stop-Grant State) and higher

the result could be a system hang.

Workaround: BIOS must leave the xTPR update transactions disabled (default).



AZ37. Performance Monitoring Event IA32\_FIXED\_CTR2 May Not Function Properly When Max Ratio Is a Non-Integer Core-to-Bus Ratio

Problem: Performance Counter IA32\_FIXED\_CTR2 (MSR 30BH) event counts CPU reference

clocks when the core is not in a halt state. This event is not affected by core frequency changes (e.g., P states, TM2 transitions) but counts at the same frequency as the Time-Stamp Counter IA32\_TIME\_STAMP\_COUNTER (MSR 10H). Due to this erratum, the IA32\_FIXED\_CTR2 will not function properly when the non-integer core-to-bus ratio multiplier feature is used and when a non-zero value is written to IA32\_FIXED\_CTR2. Non-integer core-to-bus ratio enables additional operating frequencies.

This feature can be detected by IA32\_PLATFORM\_ID (MSR 17H) bit [23].

Implication: The Performance Monitoring Event IA32\_FIXED\_CTR2 may result in an inaccurate

count when the non-integer core-to-bus multiplier feature is used.

Workaround: If writing to IA32\_FIXED\_CTR2 and using a non-integer core-to-bus ratio multiplier,

always write a zero.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ38. Instruction Fetch May Cause a Livelock during Snoops of the L1 Data

Cache

**Problem:** A livelock may be observed in rare conditions when instruction fetch causes multiple

level one data cache snoops.

Implication: Due to this erratum, a livelock may occur. Intel has not observed this erratum with

any commercially-available software.

**Workaround:** It is possible for BIOS to contain a workaround for this erratum.

**Status:** For the steppings affected, see the Summary Tables of Changes.



AZ39. Use of Memory Aliasing with Inconsistent Memory Type May Cause a

System Hang or a Machine Check Exception

**Problem:** Software that implements memory aliasing by having more than one, linear address

mapped to the same physical page with different cache types may cause the system to hang or to report a machine check exception (MCE). This would occur if one of the addresses is non-cacheable and used in a code segment and the other is a cacheable address. If the cacheable address finds its way into the instruction cache, and the non-cacheable address is fetched in the IFU, the processor may invalidate the non-cacheable address from the fetch unit. Any micro-architectural event that causes instruction restart will be expecting this instruction to still be in the fetch unit and lack

of it will cause a system hang or an MCE.

Implication: This erratum has not been observed with commercially-available software.

Workaround: Although it is possible to have a single physical page mapped by two different linear

addresses with different memory types, Intel has strongly discouraged this practice as it may lead to undefined results. Software that needs to implement memory aliasing

should manage the memory type consistency.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ40. A WB Store Following a REP STOS/MOVS or FXSAVE May Lead to

**Memory-Ordering Violations** 

**Problem:** Under certain conditions, as described in the section titled section "Out-of-Order

Stores for String Operations in Pentium 4, Intel Xeon, and P6 Family Processors," from the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A: System Programming Guide, the processor may perform REP MOVS or REP STOS as write combining stores (referred to as "fast strings") for optimal performance. FXSAVE

may also be internally implemented using write combining stores. Due to this erratum, stores of a WB (write back) memory type to a cache line previously written by a preceding fast string/FXSAVE instruction may be observed before string/FXSAVE

stores.

**Implication:** A write-back store may be observed before a previous string or FXSAVE related store.

Intel has not observed this erratum with any commercially-available software.

Workaround: Software desiring strict ordering of string/FXSAVE operations relative to subsequent

write-back stores should add an MFENCE or SFENCE instruction between the string/ FXSAVE operation and following store-order sensitive code such as that used for

synchronization.



AZ41. VM Exit with Exit Reason "TPR below Threshold" Can Cause the Blocking by MOV/POP SS and Blocking by STI Bits to Be Cleared in the Guest Interruptibility-State Field

**Problem:** As specified in Section, "VM Exits Induced by the TPR Shadow", in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B, a VM exit occurs

*IA-32 Architectures Software Developer's Manual, Volume 3B*, a VM exit occurs immediately after any VM entry performed with the "use TPR shadow", "activate secondary controls", and "virtualize APIC accesses" VM-execution controls all set to 1 and with the value of the TPR shadow (bits 7:4 in byte 80H of the virtual-APIC page) less than the TPR-threshold VM-execution control field. Due to this erratum, such a VM exit will clear bit 0 (blocking by STI) and bit 1 (blocking by MOV/POP SS) of the interruptibility-state field of the guest-state area of the VMCS (Bit 0 - blocking by STI

and bit 1 - blocking by MOV/POP SS should be left unmodified).

Implication: Since the STI, MOV SS, and POP SS instructions cannot modify the TPR shadow, bits 1:0 of the interruptibility-state field will usually be zero before any VM entry meeting the preconditions of this erratum; behavior is correct in this case. However, if VMM software raises the value of the TPR-threshold VM-execution control field above that of the TPR shadow while either of those bits is 1, incorrect behavior may result. This may

observed this erratum with any commercially-available software.

Workaround: VMM software raising the value of the TPR-threshold VM-execution control field should

compare it to the TPR shadow. If the threshold value is higher, software should not perform a VM entry; instead, it could perform the actions that it would normally take

lead to VMM software prematurely injecting an interrupt into a guest. Intel has not

in response to a VM exit with exit reason "TPR below threshold".

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ42. Using Memory Type Aliasing with Cacheable and WC Memory Types

**May Lead to Memory Ordering Violations** 

**Problem:** Memory type aliasing occurs when a single physical page is mapped to two or more

different linear addresses, each with different memory types. Memory type aliasing with a cacheable memory type and WC (write combining) may cause the processor to perform incorrect operations leading to memory ordering violations for WC operations.

Implication: Software that uses aliasing between cacheable and WC memory types may observe

memory ordering errors within WC memory operations. Intel has not observed this

erratum with any commercially-available software.

Workaround: None identified. Intel does not support the use of cacheable and WC memory type

aliasing, and WC operations are defined as weakly ordered.

**Status:** For the steppings affected, see the Summary Tables of Changes.



AZ43. VM Exit Caused by a SIPI Results in Zero Being Saved to the Guest RIP Field in the VMCS

**Problem:** If a logical processor is in VMX non-root operation and in the wait-for-SIPI state, an

occurrence of a start-up IPI (SIPI) causes a VM exit. Due to this erratum, such VM exits always save zero into the RIP field of the guest-state area of the virtual-machine control structure (VMCS) instead of the value of RIP before the SIPI was received.

Implication: In the absence of virtualization, a SIPI received by a logical processor in the wait-for-

SIPI state results in the logical processor starting execution from the vector sent in the SIPI regardless of the value of RIP before the SIPI was received. A virtual-machine monitor (VMM) responding to a SIPI-induced VM exit can emulate this behavior because the SIPI vector is saved in the lower 8 bits of the exit qualification field in the VMCS. Such a VMM should be unaffected by this erratum. A VMM that does not emulate this behavior may need to recover the old value of RIP through alternative means. Intel has not observed this erratum with any commercially-available software.

**Workaround:** VMM software that may respond to SIPI-induced VM exits by resuming the interrupt quest context without emulating the non-virtualized SIPI response should:

- 1. Save from the VMCS (using VMREAD) the value of RIP before any VM entry to the wait-for SIPI state.
- 2. Restore to the VMCS (using VMWRITE) that value before the next VM entry that resumes the guest in any state other than wait-for-SIPI.

**Status:** For the steppings affected, see the Summary Tables of Changes.

#### AZ44. NMI's May Not Be Blocked by a VM-Entry Failure

**Problem:** The Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B:

System Programming Guide, Part 2 specifies that, following a VM-entry failure during or after loading guest state, "the state of blocking by NMI is what it was before VM entry." If non-maskable interrupts (NMIs) are blocked and the "virtual NMIs" VM-execution control set to 1, this erratum may result in NMIs not being blocked after a

VM-entry failure during or after loading guest state.

Implication: VM-entry failures that cause NMIs to become unblocked may cause the processor to

deliver an NMI to software that is not prepared for it.

Workaround: VMM software should configure the virtual-machine control structure (VMCS) so that

VM-entry failures do not occur.



AZ45. Partial Streaming Load Instruction Sequence May Cause the

**Processor to Hang** 

Under some rare conditions, when multiple streaming load instructions (MOVNTDQA) Problem:

are mixed with non-streaming loads that split across cache lines, the processor may

hang.

Implication: Under the scenario described above, the processor may hang. Intel has not observed

this erratum with any commercially-available software.

Workaround: It is possible for the BIOS to contain a workaround for this erratum. However,

streaming behavior may be re-enabled by setting Bit 5 to Bit 1 of the MSR at address 0 x 21 for software development or testing purposes. If this bit is changed, then a read-modify-write should be performed to preserve other bits of this MSR. When the streaming behavior is enabled and using streaming load instructions, always consume a full cache line worth of data and/or avoid mixing them with non-streaming memory references. If streaming loads are used to read partial cache lines, and mixed with non-streaming memory references, use fences to isolate the streaming load

operations from non-streaming memory operations.

Status: For the steppings affected, see the Summary Tables of Changes.

AZ46. Self/Cross Modifying Code May Not Be Detected or May Cause a

Machine Check Exception

Problem: If instructions from at least three different ways in the same instruction cache set

exist in the pipeline combined with some rare internal state, self-modifying code

(SMC) or cross-modifying code may not be detected and/or handled.

Implication: An instruction that should be overwritten by another instruction while in the processor

pipeline may not be detected/modified, and could retire without detection. Alternatively the instruction may cause a Machine Check Exception. Intel has not

observed this erratum with any commercially-available software.

Workaround: It is possible for the BIOS to contain a workaround for this erratum.

Status: For the steppings affected, see the Summary Tables of Changes.

AZ47. Data TLB Eviction Condition in the Middle of a Cacheline Split Load

**Operation May Cause the Processor to Hang** 

If the TLB translation gets evicted while completing a cacheline split load operation, Problem:

under rare scenarios the processor may hang.

Implication: The cacheline split load operation may not be able to complete normally, and the

machine may hang and generate Machine Check Exception. Intel has not observed

this erratum with any commercially-available software.

Workaround: It is possible for the BIOS to contain a workaround for this erratum.

For the steppings affected, see the Summary Tables of Changes. Status:



AZ48. Update of Read/Write (R/W) or User/Supervisor (U/S) or Present

(P) Bits without TLB Shootdown May Cause Unexpected Processor

**Behavior** 

**Problem:** Updating a page table entry by changing R/W, U/S or P bits, even when transitioning

these bits from 0 to 1, without keeping the affected linear address range coherent with all TLB (Translation Lookaside Buffers) and paging-structures caches in the processor, in conjunction with a complex sequence of internal processor microarchitectural events and store operations, may lead to unexpected processor behavior.

Implication: This erratum may lead to livelock, shutdown or other unexpected processor behavior.

Intel has not observed this erratum with any commercially-available software.

Workaround: None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ49. RSM Instruction Execution under Certain Conditions May Cause

**Processor Hang or Unexpected Instruction Execution Results** 

**Problem:** RSM instruction execution, under certain conditions triggered by a complex sequence

of internal processor micro-architectural events, may lead to processor hang, or

unexpected instruction execution results.

Implication: In the above sequence, the processor may live lock or hang, or RSM instruction may

restart the interrupted processor context through a nondeterministic EIP offset in the code segment, resulting in unexpected instruction execution, unexpected exceptions or system hang. Intel has not observed this erratum with any commercially-available

software.

Workaround: It is possible for the BIOS to contain a workaround for this erratum.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ50. Benign Exception after a Double Fault May Not Cause a Triple Fault

Shutdown

**Problem:** According to the *Intel® 64 and IA-32 Architectures Software Developer's Manual*,

*Volume 3A*, "Exception and Interrupt Reference," if another exception occurs while attempting to call the double-fault handler, the processor enters shutdown mode. Due to this erratum, any benign faults while attempting to call double-fault handler will not cause a shutdown. However, Contributory Exceptions and Page Faults will continue to

cause a triple fault shutdown.

**Implication:** If a benign exception occurs while attempting to call the double-fault handler, the

processor may hang or may handle the benign exception. Intel has not observed this

erratum with any commercially-available software.

Workaround: None identified.



#### AZ51. LER MSRs May Be Incorrectly Updated

**Problem:** The LER (Last Exception Record) MSRs, MSR\_LER\_FROM\_LIP (1DDH) and

MSR\_LER\_TO\_LIP (1DEH) may contain incorrect values after any of the following:

• Either STPCLK#, NMI (NonMaskable Interrupt) or external interrupts

 CMP or TEST instructions with an uncacheable memory operand followed by a conditional jump

 STI/POP SS/MOV SS instructions followed by CMP or TEST instructions and then by a conditional jump

Implication: When the conditions for this erratum occur, the value of the LER MSRs may be

incorrectly updated.

Workaround: None identified

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ52. Processor May Unexpectedly Assert False THERMTRIP# after

Receiving a Warm Reset

**Problem:** Some processors may unexpectedly assert a false THERMTRIP# after a warm reset

under certain environmental and operating conditions. Intel has observed this on a limited number of parts when they are operating at a core-to-bus ratio different from the ratio used at power-on. The issue is due to a thermal sensor circuit timing marginality event that causes the sensor to initiate a thermal shutdown. Under these conditions, upon RESET# assertion, some processors may assert a false THERMTRIP# even though their temperature is below normal THERMTRIP# activation temperature. A warm reset is different from a cold/power-on reset in that PWRGOOD remains

active throughout the assertion of RESET#.

**Implication:** This issue may be observed during warm reset cycle testing or during the process of

repeatedly entering and exiting the S3/S4/S5 sleep states. When this issue occurs, the processor may proceed with a thermal shutdown signaled by the assertion of processor THERMTRIP# and the platform will remove power from the CPU or the

entire platform.

Workaround: A BIOS update can be implemented to address this erratum. Note: This workaround

does not cover all system configurations where warm resets are initiated by Intel®

AMT.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ53. Short Nested Loops That Span Multiple 16-Byte Boundaries May

Cause a Machine Check Exception or a System Hang

**Problem:** Under a rare set of timing conditions and address alignment of instructions in a short

nested loop sequence, software that contains multiple conditional jump instructions and spans multiple 16-byte boundaries, may cause a machine check exception or a

system hang.

Implication: Due to this erratum, a machine check exception or a system hang may occur.



Workaround: It is possible for the BIOS to contain a workaround for this erratum.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ54. I A32\_MC1\_STATUS MSR Bit[60] Does Not Reflect Machine Check

**Error Reporting Enable Correctly** 

Problem: IA32\_MC1\_STATUS MSR (405H) bit[60] (EN- Error Enabled) is supposed to indicate

whether the enable bit in the IA32\_MC1\_CTL MSR (404H) was set at the time of the last update to the IA32\_MC1\_STATUS MSR. Due to this erratum, IA32\_MC1\_STATUS MSR bit[60] instead reports the current value of the IA32\_MC1\_CTL MSR enable bit.

Implication: IA32\_MC1\_STATUS MSR bit [60] may not reflect the correct state of the enable bit in

the IA32\_MC1\_CTL MSR at the time of the last update.

Workaround: None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AZ55. An Enabled Debug Breakpoint or Single Step Trap May Be Taken after

MOV SS/POP SS Instruction if it is Followed by an Instruction That

**Signals a Floating Point Exception** 

**Problem:** A MOV SS/POP SS instruction should inhibit all interrupts including debug breakpoints

until after execution of the following instruction. This is intended to allow the sequential execution of MOV SS/POP SS and MOV [r/e]SP, [r/e]BP instructions without

having an invalid stack during interrupt handling. However, an enabled debug breakpoint or single step trap may be taken after MOV SS/POP SS if this instruction is followed by an instruction that signals a floating point exception rather than a MOV [r/e]SP, [r/e]BP instruction. This results in a debug exception being signaled on an unexpected instruction boundary since the MOV SS/POP SS and the following

instruction should be executed atomically.

Implication: This can result in incorrect signaling of a debug exception and possibly a mismatched

Stack Segment and Stack Pointer. If MOV SS/POP SS is not followed by a MOV [r/e]SP, [r/e]BP, there may be a mismatched Stack Segment and Stack Pointer on any exception. Intel has not observed this erratum with any commercially available

software, or system.

Workaround: As recommended in the IA32 Intel® Architecture Software Developer's Manual, the

use of MOV SS/POP SS in conjunction with MOV [r/e]SP, [r/e]BP will avoid the failure since the MOV [r/e]SP, [r/e]BP will not generate a floating point exception. Developers of debug tools should be aware of the potential incorrect debug event signaling

created by this erratum.



AZ56. Code Segment Limit/Canonical Faults on RSM May be Serviced before

Higher Priority Interrupts/Exceptions and May Push the Wrong

**Address Onto the Stack** 

Problem: Normally, when the processor encounters a Segment Limit or Canonical Fault due to

code execution, a #GP (General Protection Exception) fault is generated after all higher priority Interrupts and exceptions are serviced. Due to this erratum, if RSM (Resume from System Management Mode) returns to execution flow that results in a Code Segment Limit or Canonical Fault, the #GP fault may be serviced before a higher

priority Interrupt or Exception (e.g. NMI (Non-Maskable Interrupt), Debug

break (#DB), Machine Check (#MC), etc.). If the RSM attempts to return to a non-canonical address, the address pushed onto the stack for this #GP fault may not

match the non-canonical address that caused the fault.

Implication: Operating systems may observe a #GP fault being serviced before higher priority

Interrupts and Exceptions. Intel has not observed this erratum on any commercially

available software.

Workaround: None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

§



# **Specification Changes**

There are no specification changes for this specification update revision.

§



# **Specification Clarifications**

There are no specification clarifications for this specification update revision.

§



# **Documentation Changes**

There are no documentation changes for this specification update revision.

§