



# Intel® 82546EB Dual Port Gigabit Ethernet Controller

Two Integrated Gigabit Connections for High-Density Designs

### **Product Brief**

# The Intelligent Way to Connect

- Dual port single-chip configuration simplifies designs
- Footprint compatibility for flexible designs
- Enhanced manageability and system health monitoring

## **Product Description**

The Intel® 82546EB Dual Port Gigabit Ethernet Controller incorporates two full Gigabit Ethernet MAC and PHY layer functions on a single, compact component. Packaged in a very small 21x21mm PBGA, the 82546EB Dual Port Gigabit Ethernet Controller provides dual port functionality without requiring additional board space for the component.

The Intel 82546EB integrates Intel's fourth-generation Gigabit MAC design, with fully integrated, physical-layer circuitry, to provide two standard IEEE 802.3 Ethernet interfaces for 1000BASE-T, 100BASE-TX, and 10BASE-T applications (802.3, 802.3u, 802.3ab). For fiber-optic applications, the Intel 82546EB's two integrated SERDES support 1000BASE-SX and 1000BASE-LX (802.3z). In addition, the controller provides a single, direct Peripheral Component Interconnect (PCI) 2.2 and PCI-X 1.0a compliant bus that operates as a single multi-function device on the bus at clock frequencies up to 133MHz.

The Intel 82546EB on-board SMBus port enables enhanced manageability and system health monitoring via the LAN. With SMBus, management packets can be routed to or from a management processor. The SMBus port enables industry standards such as IPMI (Intelligent Platform Management Interface) to be implemented with the 82546EB. In addition, ASF 1.0 (Alert Standard Format) circuitry provides alerting and remote-control capabilities with standardized interfaces.

The Intel 82546EB Gigabit Ethernet Controller architecture is optimized to deliver both high-performance networking and PCI/PCI-X bus efficiency. Using state logic design with a pipelined DMA Unit and 128-bit-wide buses for the fastest performance, the 82546EB controller handles Gigabit Ethernet traffic with low network latency and minimal internal processing overhead. The controller's architecture includes independent transmit and receive queues to limit PCI bus traffic, and a PCI interface that maximizes the use of bursts for efficient bus usage. The Intel 82546EB Gigabit Ethernet Controller prefetches up to 64 packet descriptors in a single burst for efficient PCI-bandwidth usage. Two 64KB on-chip packet buffers maintain superior performance as available PCI bandwidth changes. Advanced interrupt moderation hardware manages interrupts generated by the 82546EB controller to further improve system efficiency. In addition, using hardware acceleration, the controller also offloads tasks from the host processor, such as TCP/UDP/IP checksum calculations and TCP segmentation.

### **Applications**

The Intel® 82546EB Gigabit Ethernet Controller is designed for use in the following applications:

- LAN on Motherboard (LOM) in dense, space-constrained systems such as rack-mounted servers and high-density blade servers
- Communications platform using dual Gigabit Ethernet on the backplane (PICMG 2.16 compliant or 1000BASE-X)
- Internet infrastructure devices with high-speed requirements and limited board real estate, such as switches, routers and load balancers

| Features                                                                                                                                              | Benefits                                                                                                                                                                                                                        |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCI/PCI-X Features                                                                                                                                    |                                                                                                                                                                                                                                 |
| ■ 133MHz PCI-X bus                                                                                                                                    | <ul> <li>Supports bandwidth to allow wire-speed performance of two Gigabit Ethernet connections</li> </ul>                                                                                                                      |
| ■ Multi-function PCI device                                                                                                                           | <ul> <li>Lowest latency solution – a PCI/PCI-X bridge component is not required to<br/>implement a dual port design</li> </ul>                                                                                                  |
| ■ PCI revision 2.2, 32/64-bit, 33/66MHz                                                                                                               | <ul> <li>Application flexibility in LOM or embedded use</li> <li>64-bit addressing for systems with more than 4GB of physical memory</li> </ul>                                                                                 |
| MAC Specific Features                                                                                                                                 |                                                                                                                                                                                                                                 |
| ■ Dual 64KB configurable RX and TX packet FIFOs                                                                                                       | <ul> <li>No external FIFO memory requirements</li> <li>FIFO size tunable to the application</li> </ul>                                                                                                                          |
| ■ Low-latency transmit and receive queues                                                                                                             | ■ Network packets handled without waiting or buffer overflow                                                                                                                                                                    |
| ■ IEEE 802.3x compliant flow control support with software controllable pause times and threshold values                                              | ■ Reduced frame loss due to receive FIFO overrun                                                                                                                                                                                |
| ■ Caches up to 64 packet descriptors in a single burst                                                                                                | ■ Efficient PCI-bandwidth usage                                                                                                                                                                                                 |
| <ul> <li>Programmable host memory receive buffers (256B to 16KB);</li> <li>Programmable cache line size from 16B to 256B</li> </ul>                   | ■ Efficient usage of PCI bandwidth                                                                                                                                                                                              |
| Gigabit PHY Specific Features                                                                                                                         |                                                                                                                                                                                                                                 |
| ■ Two integrated PHYs for 10/100/1000Mb/s full- and half-duplex operation                                                                             | ■ Reduced board space and lower power dissipation                                                                                                                                                                               |
| ■ IEEE 802.3ab Auto-Negotiation                                                                                                                       | Automatic link configuration including speed, duplex, and flow control                                                                                                                                                          |
| ■ Proven PHY compatible with IEEE 802.3ab                                                                                                             | ■ Robust operation over CAT-5 twisted-pair cabling at lengths over 100m                                                                                                                                                         |
| <ul> <li>State-of-the-art DSP architecture implements digital adaptive equalization,<br/>echo, cross-talk and baseline wander cancellation</li> </ul> | <ul> <li>Robust 1000Mb/s performance in noisy environments and despite severe cable<br/>installation problems</li> </ul>                                                                                                        |
| ■ PHY detects polarity, MDI-X, 2 pair vs. 4 pair cables, and cable length                                                                             | ■ Easier network installation and maintenance                                                                                                                                                                                   |
| ■ Dual Internal Serializer-Deserializers (SERDES)                                                                                                     | ■ Solution for server blade backplane connections and Fiber Gigabit Ethernet                                                                                                                                                    |
| Host Offloading Features                                                                                                                              |                                                                                                                                                                                                                                 |
| <ul> <li>Transmit TCP segmentation IP, TCP, and UDP checksum off-loading<br/>capabilities on RX and TX</li> </ul>                                     | Increased throughput and lower CPU utilization. Compatible with large send<br>offload feature found in Windows* 2000 and Windows* XP                                                                                            |
| Advanced packet filtering                                                                                                                             | <ul> <li>16 exact matched (unicast or multicast)</li> <li>Promiscuous (unicast/multicast) transfer mode</li> </ul>                                                                                                              |
| ■ IEEE 802.1Q VLAN support with VLAN tag insertion and stripping and packet filtering for up to 4096 VLAN tags                                        | ■ Enables IT staff to easily create multiple virtual LAN segments                                                                                                                                                               |
| ■ Descriptor ring management hardware for TX and RX                                                                                                   | <ul> <li>Optimized fetching and write-back mechanisms for efficient system memory<br/>and PCI bandwidth usage</li> </ul>                                                                                                        |
| ■ Jumbo frame support up to 16KB                                                                                                                      | ■ High throughput for large data transfers on networks supporting jumbo frames                                                                                                                                                  |
| ■ Interrupt moderation controls                                                                                                                       | ■ Reduces the number of interrupts generated by receive and transmit operations                                                                                                                                                 |
| Manageability Features (available on both ports)                                                                                                      |                                                                                                                                                                                                                                 |
| ■ On-chip SMBus 2.0 port                                                                                                                              | ■ Enables IPMI, and ASF implementations                                                                                                                                                                                         |
| ■ ASF 1.0 alerting                                                                                                                                    | ■ Provides alerting and remote-control capabilities with standardized interfaces                                                                                                                                                |
| ■ Compliance with PCI Power Management v1.1/ACPI v2.0                                                                                                 | ■ PCI power management capability requirements for PC and embedded applications                                                                                                                                                 |
| ■ Wake on LAN (WoL) support                                                                                                                           | ■ Packet recognition and wakeup for network adapter and LOM applications                                                                                                                                                        |
| <ul> <li>Automatic link speed switching from 1000Mb/s down to 10 or 100Mb/s<br/>in standby</li> </ul>                                                 | <ul><li>Low power in standby states</li><li>Supports power-down states without software assistance</li></ul>                                                                                                                    |
| Additional Device Features                                                                                                                            |                                                                                                                                                                                                                                 |
| ■ Eight programmable LED outputs                                                                                                                      | <ul> <li>Indications for link speed, activity, duplex, collisions, pause by flow control,<br/>PCI speed, PCI width, and port ID on each port</li> <li>Allows design customization without affecting software drivers</li> </ul> |
| ■ Internal PLL for clock generation using a 25MHz crystal or a 25MHz oscillator                                                                       | ■ Lower component count and cost                                                                                                                                                                                                |
| On-chip power regulator control circuitry                                                                                                             | ■ Simplified power supply design                                                                                                                                                                                                |

## Characteristics

Gigabit Ethernet Controllers

#### **Electrical**

■ PCI Signaling 3.3V and 5V

■ Power Dissipation 3.5W (1.75W/port) (typical)

#### **Environmental**

■ Operating temperature 0°C to 55°C (maximum); Does not require a heat sink or forced airflow.

■ Storage temperature -65°C to 140°C

#### **Physical**

■ Package 364-pin PBGA. 1mm ball pitch, 21 x 21mm (Saves critical space on LOM board designs).

■ Footprint-compatible with Intel® Enables a single-port or dual-port implementation on the same board. 82544GC and Intel® 82545EM

#### For more information, contact your Intel® sales representative.

Information in this document is provided in connection with Intel® products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel® Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

Intel is a trademark or registered trademark of Intel Corporation or its subsidiaries in the United States and other countries.



<sup>\*</sup> Other names and brands may be claimed as the property of others.