

# **Getting the Lead Out**

## December, 2007

## Tom DeBonis

Assembly & Test Technology Development Technology and Manufacturing Group

## Summary

- Intel has removed the lead (Pb) from its manufacturing process across its entire portfolio of packages in its 45nm family of microprocessors\*
  - ... 65nm chipsets will transition to lead-free manufacturing process in 2008
- Intel's 45nm Hi-k metal gate process technology represents a dramatic transition to new materials that enable energy efficient performance microprocessors
- Intel's family of 45nm microprocessors will begin production in second half of 2007
- Intel's effort to eliminate lead in our products is part of broader strategy to support an environmentally sustainable future



# Agenda

## Background

- Intel's Commitment to the Environment
- Intel's Progression toward Lead-free
- Where is the lead and where it's being removed
- Transition to Lead-free Flip Chip Process
- Summary
- Questions



## Intel's Commitment to the Environment

 Intel has a long history of commitment to the environment

- This philosophy guides our product design, our manufacturing operations, our innovative technology, and our public policies
- It makes good business sense
  - We have a philosophy of doing what's right
  - Often exceeding regulatory requirements



## **Reduced Environmental Footprint**

#### **Recent Successes**

- Launched Intel® Core<sup>™</sup>2 Duo processors: for desktops up to 40% faster and 40% more energy efficient
- Transitioned Intel® StrataFlash® Cellular Memory packages to halogen-free technology.
- Saved over 9 billion gallons of fresh water through our water reuse and recycling practices
- Recycled more than 70% of our chemical and solid wastes
- Reduced our global warming gas emissions the equivalent of removing 50,000 cars from the road
- Named Technology Super Sector Leader by Dow Jones Sustainability Index for the 6<sup>th</sup> year running

Intel 2006 Corporate Social Responsibility report recently posted online http://www.intel.com/intel/cr/gcr06/overview.htm



## **Intel Lead-free Technology Progression**



Intel has been reducing lead in its products for several years... 45nm is the final milestone

\*45nm product is manufactured on a Lead Free process. Lead-free per EU RoHS directive July, 2006 (2002/95/EC, Annex A). Some EU RoHS exemptions may apply to other components used in the product package.

6

## The Long Road to Lead-Free

 Lead has been used in electronics for several decades to form the electrical and mechanical connections between chip, package, and system circuitry

• Finding suitable replacements has been a technical challenge for the entire industry



## Eliminating the Pb in Intel Components

#### Flip-Chip Pin Grid Array (FC-PGA)

## Flip-Chip Ball Grid Array (FC-BGA)



\*Percentage based on weight \*\* Some RoHS exemptions may apply to other components used in the product package

#### Preparing the Industry for the Lead-free Transition PC Platform Example



#### **Industry Complexity:**

Huge number of components (chipsets, sockets, passives, connectors, & many more)
Simultaneous availability of Lead-free components
Compatibility/Reliability of Lead-free components at higher temperatures
Board process manufacturability at higher temperatures

• In 2004 Intel developed an enabling program to prepare industry

 Industry consortia, suppliers, and manufacturing service providers to develop manufacturing processes, set standards and educate the industry





Many challenges had to be overcome to remove the remaining 5% of Lead (Pb) in the First Level Interconnect



## Lead-Free Solder Properties Affect Low-K Inter Layer Dielectric



# Low-K Silicon & Lead-free Package Integration Challenge



Successful Integration of Silicon & Lead-Free Flip Chip Package Technologies requires a significant reduction in Inter Layer Dielectric (ILD) Stress





Many Challenges had to be overcome to remove the remaining 5% of Lead (Pb) in the First Level Interconnect



## Introducing Intel's 45nm Lead-Free Flip Chip Technology

#### **Traditional High-Lead Bumps**



#### Lead-free Advanced Bump Metallurgy



# Solders containing lead have been replaced with a copper column and lead-free solder



## **Transition to Lead-Free Flip-Chip Technology**





15
<u>Note</u>: All products, dates, and figures are preliminary, for planning purposes only, and subject to change without notice
\*45mm product is manufactured on a Lead Free process. Lead-free per FU RoHS directive July. 2006 (2002/95/EC, Appex A). Some FU Ro

\*45nm product is manufactured on a Lead Free process. Lead-free per EU RoHS directive July, 2006 (2002/95/EC, Annex A). Some EU RoHS exemptions may apply to other components used in the product package.

## Summary

- Intel has removed the lead (Pb) from its manufacturing process across its entire portfolio of packages in its 45nm family of microprocessors\*
  - ... 65nm chipsets will transition to lead-free manufacturing process in 2008
- Intel's 45nm Hi-k metal gate process technology represents a dramatic transition to new materials that enable energy efficient performance microprocessors
- Intel's family of 45nm microprocessors will begin production in second half of 2007
- Intel's effort to eliminate lead in our products is part of broader strategy to support an environmentally sustainable future



For further information on Intel's lead free technology, please visit www.intel.com/technology/silicon



#### Legal Information

I INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL® PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. INTEL PRODUCTS ARE NOT INTENDED FOR USE IN MEDICAL, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS.

I Intel may make changes to specifications and product descriptions at any time, without notice.

I All products, dates, and figures specified are preliminary based on current expectations, and are subject to change without notice.

I Intel, processors, chipsets, and desktop boards may contain design defects or errors known as errata, which may cause the product to deviate from published specifications. Current characterized errata are available on request.

I Intel and the Intel logo are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries.

I \*Other names and brands may be claimed as the property of others.

I Copyright © 2007 Intel Corporation.



# Definitions

## Lead Free / Pb Free:

- Lead free 45nm manufacturing process. Lead free per EU RoHS directive (2002/95/EC, Annex A)
- Does not require exemption for Lead (Pb) in die/package First Level Interconnect (FLI)
- Some RoHS exemptions may apply to other components used in the product package

• RoHS Compliant: Complies with the RoHS directive because either:

- 1) its Lead Free and meets the RoHS material content thresholds or
- 2) a RoHS exemption applies (e.g. flip chip exemption)



# 45 nm Technology Benefits

45 nm benefits compared to 65 nm

- ~2x improvement in transistor density, for either smaller chip size or increased transistor count
- ~30% reduction in transistor switching power
- >20% improvement in transistor switching speed or
  >5x reduction in source-drain leakage power
- >10x reduction in gate oxide leakage power

These performance and leakage improvements would not be possible without high-k + metal gate

