# intel Technical Advisory

TA-639-2

5200 NE Elam Young Parkway Hillsboro, OR 97124

March 19, 2003

### Intel SE7501WV2/SE7501HG2 DDR 266 DIMM Slew Rate Observation Sighting

Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. The Intel SE7501WV2 and SE7501HG2 server boards may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

#### **Products Affected**

| Product   | Product Codes                               |
|-----------|---------------------------------------------|
| SE7501WV2 | BWV533SBB                                   |
| SE7501WV2 | SE7501WV2ATA, SE7501WV2SCSI, SE7501WV2SKU02 |
| SE7501HG2 | SE7501HG2 & BSE7501HG2                      |

#### Description

Under certain conditions, Intel® validation teams have observed marginal signal quality on certain strobe signals, DQS\_x[17:0], in the registered DDR 266 memory interface of the above listed server board products. Poor signal quality on the DQS signals will result in the MCH DDR read FIFO getting out of sync during memory READ transactions leading to single-bit or multi-bit errors on the DQ\_x[63:0] signals. Depending on the system configuration, the system may hang and/or a system NMI should be generated.

This issue has only been observed in a validation environment using a registered 3 DIMMs/channel memory topology. Additionally, this issue has only been observed with DIMM modules exhibiting the following electrical characteristics:

- High slew rate DIMM populated in slot furthest away from the MCH is driving READ data back to the MCH AND
- High slew rate considered > 5.5 V/ns as measured in a system AND
- High Capacitive loading of the IDLE DIMMs in the slots closer to the MCH

Intel has identified five 3-DIMM/channel configurations that are susceptible to a system hang during testing in a validation environment:

| DIMM 1A & 1B  | DIMM 2A & 2B  | DIMM 3A & 3B  |
|---------------|---------------|---------------|
| Double-Banked | Double-Banked | Double-Banked |
| Single-Banked | Double-Banked | Double-Banked |
| Single-Banked | Single-Banked | Double-Banked |
| Single-Banked | Double-Banked | Empty         |
| Double-Banked | Double-Banked | Empty         |

The issue has not been seen with commercially available software applications. Additionally, this issue has not been seen with the following memory topologies or DIMM types:

- 2 DIMMs/channel or 1 DIMM/channel memory topologies
- Un-buffered DIMM modules [Intel E7505 chipset only]

### **Root Cause**

Intel has not yet root caused this issue, however the issue appears to be a platform level issue (meaning there are a number of components working together to cause this issue).

Copyright © 2003 Intel Corporation.

\* Other names and brands may be claimed as the property of others

## intel Technical Advisory

TA-639-2

5200 NE Elam Young Parkway Hillsboro, OR 97124

March 19, 2003

#### **Corrective Action / Resolution**

Exposure to the five susceptible 3-DIMM/channel configurations can be minimized by disabling on die termination on the MCH (ODT). Disabling ODT with the susceptible 3-DIMM configurations has been validated by Intel as an acceptable configuration. On platforms Intel has tested with ODT disabled, Intel has NOT seen susceptibility with DIMMs exhibiting slew rates less than 7V/ns as measured in a system.

Intel has incorporated a software workaround for this issue by disabling ODT ONLY for the affected configurations. This workaround has been incorporated in SE7501WV2 BIOS P06 and later versions, and in SE7501HG2 BIOS P05 and later versions. Intel recommends that all customers update their SE7501WV2 and SE7501HG2 BIOS to these versions in order to avoid encountering this issue. The SE7501WV2 and SE7501HG2 BIOS updates may be obtained from <a href="http://support.intel.com">http://support.intel.com</a> at the following locations:

SE7501WV2: <a href="http://downloadfinder.intel.com/scripts-df/Product\_Filter.asp?ProductID=904">http://downloadfinder.intel.com/scripts-df/Product\_Filter.asp?ProductID=904</a> SE7501HG2: <a href="http://downloadfinder.intel.com/scripts-df/Product\_Filter.asp?ProductID=926">http://downloadfinder.intel.com/scripts-df/Product\_Filter.asp?ProductID=926</a>

Intel continues to work with memory suppliers to investigate opportunities for adding additional margin to the platform in 3-DIMM/channel memory topologies. Intel is working with the memory industry to help ensure material with slew rates greater than 7V/ns is screened from production.

Please contact your Intel Sales Representative if you require more specific information about this issue.

Enterprise Platforms & Services Division Intel Corporation