

# Intel® RAID Portable Cache Module AXXRPCM2

Technical Product Specification

Intel order number D86727-002

**Revision 1.1** 

**July 2008** 

**Enterprise Platforms and Services Marketing** 

## **Revision History**

| Date          | Revision<br>Number | Modifications                   |  |
|---------------|--------------------|---------------------------------|--|
| December 2006 | 1.0                | Initial Release                 |  |
| July 2008     | 1.1                | Update Battery pack information |  |

## **Disclaimers**

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Intel products are not intended for use in medical, life saving, life sustaining, critical control or safety systems, or in nuclear facility applications.

Intel might change specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The Intel® RAID Portable Cache Module AXXRPCM2 may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Intel is a trademark or registered trademark of Intel Corporation or its subsidiaries in the United States and other countries.

\*Other names and brands may be claimed as the property of others.

Copyright © 2006-2008, Intel Corporation, Portions Copyright LSI Logic, Inc.

## **Table of Contents**

| 1. Introd | uction                             | 1  |
|-----------|------------------------------------|----|
| 2. Produ  | ct Details                         | 2  |
| 2.1       | Components                         | 2  |
| 2.2       | Features                           | 2  |
| 2.3       | Electrical and Mechanical Details  | 3  |
| 2.4       | Functional Block Diagram           | 4  |
| 2.5       | Gold PCB Connector Pin Assignment  | 4  |
| 2.6       | Connecting Cable                   | 8  |
| 3. Batter | y Pack                             | 9  |
| 3.1       | Smart Battery Circuit              | 9  |
| 3.2       | Battery States                     | 10 |
| 3.2.1     | Initialized State                  | 10 |
| 3.2.2     | Discharging State                  | 10 |
| 3.2.3     | Fully Charged State                | 10 |
| 3.2.4     | Fully-discharged State             | 10 |
| 3.3       | RAID Firmware Interaction          | 11 |
| 3.4       | Intel® RAID Smart Battery Software | 12 |
| 3.4.1     | Intel® RAID BIOS Console 2         | 12 |
| 3.4.2     | Intel® RAID Web Console 2          | 12 |
| 3.4.3     | Intel® RAID Command Line Utility 2 | 12 |

## **List of Figures**

| Figure 1. Intel® RAID Portable Cache Module AXXRPCM2 | 1 |
|------------------------------------------------------|---|
| Figure 2. Block Diagram                              | 4 |
|                                                      |   |
| List of Tables                                       |   |
| Table 1. Electrical and Mechanical Details           | 3 |
| Table 2. PCB Connector Pin Assignment                | 4 |
| Table 3. Pin Descriptions                            | 6 |
| Table 4. Interface Connector Pin-out                 | 8 |

## 1. Introduction

This document describes the key hardware components, firmware, and software utility requirements for the Intel<sup>®</sup> RAID Portable Cache Module AXXRPCM2.

The Intel® RAID Portable Cache Module AXXRPCM2 is available as an accessory for the Intel® RAID Controller SRCSAS18E. The module is a 32 M x 72-bit, 8 chip, 240-pin DIMM (Dual In-Line Memory Module) module with five 32 M x 16 (FBGA) DDR2 SDRAM, one register, one PLL, and one 256 x 8 EEPROM (Electrically Erasable Programmable Read-Only Memory) for serial presence detect. The memory part of the module conforms to JEDEC (Joint Electron Device Engineering Council) specifications. It has smart battery backup circuitry.

**Note**: Unless otherwise indicated, in this document, "RAID controller" refers only to the Intel® RAID Controller SRCSAS18E.



Figure 1. Intel® RAID Portable Cache Module AXXRPCM2

Writing data to the adapter's cache memory is much faster than writing it to a storage device. Write operations are quickly completed at the software application level. The RAID controller writes the cached data to the storage device when system activity is low or when the cache is full. The risk of using write-back cache is that the cached data can be lost if the AC power fails before it is written to the storage device. In addition to the battery-backed cache that improves system performance, the AXXRPCM2 mitigates risk of data loss by providing a battery backup.

The Intel® RAID Portable Cache Module AXXRPCM2 monitors the voltage level of the DRAM (Dynamic Random Access Memory) modules on the RAID controller. If the voltage drops below a predefined level, the battery backup module switches the memory power source from the RAID controller to the battery pack. The battery backup provides power for the memory until the voltage returns to an acceptable level, at which time the battery backup circuitry switches the power source back to the RAID controller. Pending data is then written to storage devices with no loss of data.

The Intel® RAID Portable Cache Module AXXRPCM2 charges the battery pack automatically and communicates battery status information, such as voltage, temperature, and current, to the host computer. It can move the RAID controller's cached data to a replacement controller if the data has not been written to a disk. This could be necessary if the RAID controller fails. After moving the AXXRPCM2 and the associated hard disk drives to a new RAID controller, the AXXRPCM2 flushes the cached data through the new adapter to the disks.

## 2. Product Details

The Intel® RAID Portable Cache Module AXXRPCM2 ensures data integrity for the RAID solution by ensuring that the data passing through the cache is written to the hard drives.

If the power drops below specifications, the battery backup preserves the contents of the RAID DIMM. It ensures that after a power failure or fatal event, all data on the RAID cache DIMM is flushed to the hard drives. The RAID controller's I/O processor senses system power or standby power if the system is shut down or in standby mode. If the I/O processor senses that power has dropped below 2.96 V, it initiates a power-fail sequence that safely puts the RAID DIMM into a self-refresh state. After power is restored, the data from the DIMM is written to the disk array. The AXXRPCM2 provides additional fault tolerance when used with a UPS (Uninterruptible Power Supply).

## 2.1 Components

- Battery pack: Includes a circuit logic board and attached LiON (Lithium Ion) batteries.
  The logic board provides sensing and management logic to support the battery charge, discharge, and monitoring. A small cable connects the battery to the battery logic board (smart battery circuit).
- Smart battery circuit: Ensures the battery is maintained at optimal performance and charge levels. This circuit is based on the Texas Instruments bq2060A SBS v1.1compliant gas gauge IC\*.
- Monitoring / notification software: Monitoring is accomplished through Intel<sup>®</sup> RAID BIOS Console 2, Intel<sup>®</sup> RAID Web Console 2, or Intel<sup>®</sup> RAID Command Line 2 utilities. The user is notified of failures or corrective actions.

#### 2.2 Features

- RoHS compliant (Restriction of Hazardous Substances Directive compliant)
- DDR2 667 memory interface with fully DDR2 400 compliant
- JEDEC-standard 240-pin dual inline memory module (DIMM)
- Five chip DDR2 Registered
- Programmable CAS latency
- Programmable additive latency: 0,1,2,3, and 4
- Write latency equals read latency minus 1
- OCD (off-chip driver impedance adjustment)
- ODT (on-die termination)
- 2 K page size for x 16
- VDD = VDDQ = 1.8 V +/-0.1 V
- 7.8 µs maximum average periodic refresh interval
- Serial presence detect (SPD)
- SSTL18 compatible inputs and outputs
- One external bank

- Four internal memory banks (512 Mb)
- Pure power and ground planes
- Gold PCB connector

The battery pack is rated at a nominal voltage of 3.7 V with a typical capacity of 800 mAH.

## 2.3 Electrical and Mechanical Details

**Table 1. Electrical and Mechanical Details** 

| Feature                      | Description                                                                                                           |  |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|
| Supported RAID controller    | Intel® RAID Controller SRCSAS18E                                                                                      |  |
| Data retention               | Up to 72 hrs                                                                                                          |  |
| Chemistry                    | LiON                                                                                                                  |  |
| Dimensions                   | Maximum 5.395- inches by 1.44- inches                                                                                 |  |
| Weight                       | 3.5 oz                                                                                                                |  |
| Operating temperature        | 10 to 45° C dry bulb temperature (the maximum dry bulb temperature shall be derated by 3.3° C per 1000 m above 500 m) |  |
| Operating humidity           | 20% to 80 %, non-condensing                                                                                           |  |
| Storage temperature          | Greater than 90 days at 0 to 30 degrees Celsius                                                                       |  |
|                              | 30 to 90 days at 0 to 40 degrees Celsius                                                                              |  |
|                              | Less than 30 days at 0 to 50 degrees Celsius                                                                          |  |
| Storage humidity             | 20% to 80 %, non-condensing                                                                                           |  |
| Battery capacity             | 800 mAH                                                                                                               |  |
| Voltages                     | Nominal OCV: 3.7 V                                                                                                    |  |
| Fast charge current          | 512 mAH                                                                                                               |  |
| Trickle charge rate          | 100 mAH                                                                                                               |  |
| Battery voltage conditioning | Less than 3.0 V                                                                                                       |  |
| Battery charge time          | Typical: ~4 hours to charge from 3.6 V OCV to 4.2 V OCV                                                               |  |
|                              | Worst case: 8 hours if pack is completely depleted of charge                                                          |  |
| Date retention times         | 72 hours for 256 MB standard cache using 256 Mbit x 16 DDR2                                                           |  |
| MTBF (electrical components) | 2,489, 671 hours at 40 degrees Celsius                                                                                |  |
| Battery shelf life           | 1 year                                                                                                                |  |
| Battery operational life     | 1000 recharges cycles. Intel recommends replacing the battery yearly.                                                 |  |
| Memory technology            | DDR2 ECC SDRAM                                                                                                        |  |
| Socket type                  | DIMM for ECC SDRAM                                                                                                    |  |
| Cache memory size supported  | 256 MB                                                                                                                |  |
| Memory bus speed             | 667 MHz                                                                                                               |  |
| Memory bus width             | 72-bit                                                                                                                |  |

## 2.4 Functional Block Diagram



Figure 2. Block Diagram

## 2.5 Gold PCB Connector Pin Assignment

14

15

16

17

18

19

VSS

DQS1<sup>1</sup>

DQS1

**VSS** 

RESET1

**VBATPCHG** 

74

75

76

77

78

79

CAS<sup>1</sup>

**VDDQ** 

ODT1

VDDQ

VSS

S1<sup>1</sup>

Symbol Pin# Symbol Pin# Pin# Symbol Pin# Symbol **VREF** VDDQ 1 61 A4 121 **VSS** 181 2 VSS VDDQ DQ4 А3 62 122 182 DQ0 A2 DQ5 3 63 123 183 A1 VDD VSS 4 DQ1 64 124 184 **VDD** 5 VSS 65 VSS 125 DM0/DQS9 185 CK0 VSS DQS91 6 DQS01 66 126 186 CK0<sup>1</sup> DQS0 VDD VSS 187 7 67 VDD 127 8 VSS 68 +3.3V DQ6 Α0 128 188 DQ2 69 VDD 129 DQ7 189 VDD 9 DQ3 VSS 10 70 A10/AP 130 190 BA1 VSS 11 71 BA0 131 DQ12 191 **VDDQ** VDDQ DQ8 72 192 RAS<sup>1</sup> 12 DQ13 132 DQ9 73 WE VSS 193 S0<sup>1</sup> 13 133

134

135

136

137

138

139

DM1/DQS10

DQS10<sup>1</sup>

VSS

CK1

CK1<sup>1</sup>

VSS

194

195

196

197

198

199

**VDDQ** 

ODT0

A13

**VDD** 

VSS

DQ36

**Table 2. PCB Connector Pin Assignment** 

| Pin# | Symbol            | Pin# | Symbol            | Pin# | Symbol                | Pin# | Symbol                |
|------|-------------------|------|-------------------|------|-----------------------|------|-----------------------|
| 20   | VSS               | 80   | DQ32              | 140  | DQ14                  | 200  | DQ37                  |
| 21   | DQ10              | 81   | DQ33              | 141  | DQ15                  | 201  | VSS                   |
| 22   | DQ11              | 82   | VSS               | 142  | VSS                   | 202  | DM4/DQS13             |
| 23   | VSS               | 83   | DQS4 <sup>1</sup> | 143  | DQ20                  | 203  | DQS13 <sup>1</sup>    |
| 24   | DQ16              | 84   | DQS4              | 144  | DQ21                  | 204  | VSS                   |
| 25   | DQ17              | 85   | VSS               | 145  | VSS                   | 205  | DQ38                  |
| 26   | VSS               | 86   | DQ34              | 146  | DM2/DQS11             | 206  | DQ39                  |
| 27   | DQS2 <sup>1</sup> | 87   | DQ35              | 147  | DQS11 <sup>1</sup>    | 207  | VSS                   |
| 28   | DQS2              | 88   | VSS               | 148  | VSS                   | 208  | DQ44                  |
| 29   | VSS               | 89   | DQ40              | 149  | DQ22                  | 209  | DQ45                  |
| 30   | DQ18              | 90   | DQ41              | 150  | DQ23                  | 210  | VSS                   |
| 31   | DQ19              | 91   | VSS               | 151  | VSS                   | 211  | DM5/DQS14             |
| 32   | VSS               | 92   | DQS5 <sup>1</sup> | 152  | DQ28                  | 212  | TDFAIL#1              |
| 33   | DQ24              | 93   | DQS5              | 153  | DQ29                  | 213  | VSS                   |
| 34   | DQ25              | 94   | VSS               | 154  | VSS                   | 214  | DQ46                  |
| 35   | VSS               | 95   | DQ42              | 155  | DM3/DQS12             | 215  | DQ47                  |
| 36   | DQS3 <sup>1</sup> | 96   | DQ43              | 156  | DQS12 <sup>1</sup>    | 216  | VSS                   |
| 37   | DQS3              | 97   | VSS               | 157  | VSS                   | 217  | DQ52                  |
| 38   | VSS               | 98   | DQ48              | 158  | DQ30                  | 218  | DQ53                  |
| 39   | DQ26              | 99   | DQ49              | 159  | DQ31                  | 219  | VSS                   |
| 40   | DQ27              | 100  | VSS               | 160  | VSS                   | 220  | CK2                   |
| 41   | VSS               | 101  | SA2               | 161  | CB4                   | 221  | CK2 <sup>1</sup>      |
| 42   | CB0               | 102  | NC                | 162  | CB5                   | 222  | VSS                   |
| 43   | CB1               | 103  | VSS               | 163  | VSS                   | 223  | DM6DQS15              |
| 44   | VSS               | 104  | DQS6 <sup>1</sup> | 164  | DM8/DQS17             | 224  | BBSTROBE <sup>1</sup> |
| 45   | DQS8 <sup>1</sup> | 105  | DQS6              | 165  | BBSTATUS <sup>1</sup> | 225  | VSS                   |
| 46   | DQS8              | 106  | VSS               | 166  | VSS                   | 226  | DQ54                  |
| 47   | VSS               | 107  | DQ50              | 167  | CB6                   | 227  | DQ55                  |
| 48   | CB2               | 108  | DQ51              | 168  | CB7                   | 228  | VSS                   |
| 49   | CB3               | 109  | VSS               | 169  | VSS                   | 229  | DQ60                  |
| 50   | VSS               | 110  | DQ56              | 170  | VDDQ                  | 230  | DQ61                  |
| 51   | VDDQ              | 111  | DQ57              | 171  | CKE1                  | 231  | VSS                   |
| 52   | CKE0              | 112  | VSS               | 172  | VDD                   | 232  | DM7/DQS16             |
| 53   | VDD               | 113  | DQS7 <sup>1</sup> | 173  | NC                    | 233  | BBEN <sup>1</sup>     |
| 54   | BA2               | 114  | DQS7              | 174  | NC                    | 234  | VSS                   |
| 55   | TMDETECT          | 115  | VSS               | 175  | VDDQ                  | 235  | DQ62                  |
| 56   | VDDQ              | 116  | DQ58              | 176  | A12                   | 236  | DQ63                  |
| 57   | A11               | 117  | DQ59              | 177  | A9                    | 237  | VSS                   |
| 58   | A7                | 118  | VSS               | 178  | VDD                   | 238  | VDDSPD                |
| 59   | VDD               | 119  | SDA               | 179  | A8                    | 239  | SA0                   |
| 60   | A5                | 120  | SCL               | 180  | A6                    | 240  | SA1                   |

Note:

Revision 1.1 5

<sup>&</sup>lt;sup>1</sup> = Active Low

**Table 3. Pin Descriptions** 

| Pin                 | Туре  | Function                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CK, CK <sup>1</sup> | Input | Differential system clock inputs. All address and control inputs are sampled on the crossing of the positive edge of CK and negative edge of CK <sup>1</sup> . Output (read) data is referenced to the crossing of CK and CK <sup>1</sup> (both crossing directions).                                                                                                                                              |
| ODT                 | Input | On die termination: ODT (registered high) enables termination resistance internal to the DDR2 SDRAM. When enabled, ODT is applied to each DQ, DQS, DQS¹ and DM signal for x4 and DQ, DQS, DQS¹ RDQS, RDQS¹ and DM for x8 configurations. For x16 configurations, ODT is applied to each DQ, UDQS, UDQS, LDQS, LDQS, UDM, and LDM signal. The ODT pin will be ignored if the EMRS (1) is programmed to disable ODT. |
| CS <sup>1</sup>     | Input | Chip select: All commands are masked when CS <sup>1</sup> is registered high. CS <sup>1</sup> provides for external rank selection on systems with multiple memory ranks. CS <sup>1</sup> is considered part of the command code.                                                                                                                                                                                  |
| CKE#                | Input | Clock enable: CKE high activates and CKE low deactivate internal clock signals and device input buffers and output drivers. Taking CKE low provides precharge power-down and self-refresh operation (all banks idle), or active power-down (row active in any bank).                                                                                                                                               |
|                     |       | CKE is synchronous for power down entry and exit and or self-refresh entry.                                                                                                                                                                                                                                                                                                                                        |
|                     |       | CKE is asynchronous for self-refresh exit.                                                                                                                                                                                                                                                                                                                                                                         |
|                     |       | CKE must be maintained for high throughout read and write accesses. Input buffers, excluding CK, CK <sup>1</sup> , ODT, and CKE are disabled during dower-down. Input buffers, excluding CKE, are disabled during self-refresh.                                                                                                                                                                                    |
| A0 - A13            | Input | Address inputs: Provides the row address for activate commands and the column address and auto-precharge bit A10 (=AP) for read / write commands to select one location out of the memory array in the respective bank.                                                                                                                                                                                            |
|                     |       | A10 (=AP) is sampled during a precharge command to determine whether the precharge applies to one bank (A10=low) or all banks (A10=high). If only one bank will be precharged, then the bank is selected by BA0 and BA1.                                                                                                                                                                                           |
|                     |       | The address inputs provide the op-code during mode register set commands. Row address A13 is used on x4 and x8 components only.                                                                                                                                                                                                                                                                                    |
| BA0, BA1            | Input | Bank address inputs: BA0 and BA1 define which bank the activate, read, write or precharge command is applied to. BA0 and BA1 also determine if the mode register or extended mode register will be accessed during a MRS or EMRS cycle.                                                                                                                                                                            |
| RAS <sup>1</sup>    | Input | Row address strobe: When sampled at the positive rising edge of the clock, RAS <sup>1</sup> defines the operation to be executed by the SDRAM.                                                                                                                                                                                                                                                                     |
| CAS <sup>1</sup>    | Input | Column address strobe: When sampled at the positive rising edge of the clock, CAS <sup>1</sup> defines the operation to be executed by the SDRAM.                                                                                                                                                                                                                                                                  |
| WE <sup>1</sup>     | Input | Write enable: When sampled at the positive rising edge of the clock, WE <sup>1</sup> defines the operation to be executed by the SDRAM.                                                                                                                                                                                                                                                                            |
| DM, LDM, UDM        | Input | Data mask: An input mask signal for write data. Input data is masked when DM is sampled high coincident with that input data during a Write access. DM is sampled on both edges of DQS. Although DM pins are input only, the DM loading matches the DQ and DQS loading.                                                                                                                                            |
|                     |       | LDM and UDM are the input mask signals for x16 components and control the lower or upper bytes. For x8 components the data mask function is disabled when RDQS / RQDS <sup>1</sup> is enabled by the EMRS command.                                                                                                                                                                                                 |

| DQS0,DQS <sup>1</sup> , LDQS,<br>LDQS <sup>1</sup> ,UDQS,UDQS <sup>1</sup> | Input/Output | Data strobe: Output with read data, input with write data. Edge aligned with read data, centered with write data. For the x16, LDQS corresponds to the data on LDQ0 - LDQ7; UDQS corresponds to the data on UDQ0-UDQ7. The data strobes DQS, LDQS, UDQS may be used in single ended mode or paired with the optional complementary signals DQS <sup>1</sup> , LDQS <sup>1</sup> , UDQS <sup>1</sup> , to provide differential pair signaling to the system during both reads and writes. An EMRS (1) control bit enables or disables the complementary data strobe signals. |  |
|----------------------------------------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| RDQS0, RDQS <sup>1</sup>                                                   | Input/Output | Read data strobe: For x8 components a RDQS, RDQS <sup>1</sup> pair can be enabled via the EMRS (1) for read timing. RDQS, RDQS <sup>1</sup> is not supported on x4 and x16 components. RDQS, RDQS <sup>1</sup> are edge-aligned with read data. If RDQS, RDQS <sup>1</sup> is enabled, the DM function is disabled on x8 components.                                                                                                                                                                                                                                        |  |
| DQ0-DQ63,<br>LDQx,UDQx                                                     | Input/Output | Data lines: Data input / output pins DQ0~DQ3 for x4 components, DQ0~DQ7 for x8 components, LDQ0~LDQ7 and UDQ0~UDQ7 for x16 components CB0-CB7, check bit: input/output lines, used for ECC.                                                                                                                                                                                                                                                                                                                                                                                 |  |
| VDDQ                                                                       | SUPPLY       | DQ power supply: 1.8 V +/- 0.1 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| VSSQ                                                                       | SUPPLY       | DQ ground:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| VDDL                                                                       | SUPPLY       | DLL power supply: 1.8 V +/- 0.1 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| VSSDL                                                                      | SUPPLY       | DLL ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| VDD                                                                        | SUPPLY       | Power supply: 1.8 V +/- 0.1 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| VSS                                                                        | SUPPLY       | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| VREF                                                                       | SUPPLY       | Reference voltage: For SSTL18 inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| SCL                                                                        | -            | SPD clock lines: Clocks data into and out of the SPD EEPROM. A resistor may be connected from the SCL bus time to VDDSPD on the system planar to act as a pull up.                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| SDA                                                                        | -            | SPD data: Bi-directional pin to transfer data in to or out of the SPD EEPROM A resistor must be connected from the SDA bus line to VDDSPD on the system planar to act as a pull-up.                                                                                                                                                                                                                                                                                                                                                                                         |  |
| SA0 - SA2                                                                  | SUPPLY       | SPD address lines: These signals are tied at the system planar to either VSS or VDD SPD to configure the serial SPD EEPROM address range.                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| RESET                                                                      | Input        | Pin is connected to the RST pin on the register and to the OE pin on the PLL. When low, all register outputs are driven low and the PLL clocks to the DRAMs and register(s) are set to low level (the PLL remains synchronized with the input clock)                                                                                                                                                                                                                                                                                                                        |  |

Note:

<sup>&</sup>lt;sup>1</sup> = Active Low

## 2.6 Connecting Cable

A 5-pin connector cable is installed in the battery pack.

**Table 4. Interface Connector Pin-out** 

| Pin | Signal Name      | I/O    | Description                                |
|-----|------------------|--------|--------------------------------------------|
| 1   | VBATP            | Input  | Battery positive terminal                  |
| 2   | THERMISTOR SENSE | Output | Sense contact of the thermistor            |
| 3   | GND              | Input  | Battery negative terminal                  |
| 4   | SCL              | Output | I <sup>2</sup> C Clock for pack monitoring |
| 5   | SDA              | Input  | I <sup>2</sup> C Data for pack monitoring  |

## 3. Battery Pack

The cache-memory hold time depends on the size and configuration of the RAID controller memory. Retention time depends on memory capacity and the number of memory components on the DIMM to support the capacity. An estimated battery backup retention time is 72 hours (three days).

## 3.1 Smart Battery Circuit

The Intel® RAID Portable Cache Module AXXRPCM2 is based on the Texas Instruments bq2060A SBS v1.1-compliant Gas Gauge IC\*. The key features of the SBS v1.1 IC are listed:

- Provides accurate measurement of available charge
- Supports SBS Smart Battery Data Specification v1.1
- Reports voltages
- Provides voltage, temperature, and current measurements
- Measures charge flow using a V-to-F converter with offset of less than 16 µV after calibration

The bq2060A for battery pack maintains an accurate record of the available charge. It determines battery capacity by monitoring the amount of charge input or removed from the smart battery.

The Texas Instruments bq2060A SBS v1.1-compliant Gas Gauge IC\* measures battery voltage, temperature, and current, estimates battery self-discharge, and monitors the battery for low-voltage thresholds. It measures charge and discharge activity by monitoring the voltage across a small-value series sense resistor between the battery's negative terminal and the negative terminal of the battery pack. The battery charge is determined by monitoring this voltage and correcting the measurement for environmental and operating conditions.

For more information see the manufacturer website.

The Intel® RAID Smart Battery features include the following:

- Integrated into battery pack
- Reduced host CPU intervention
- Shares I<sup>2</sup>C bus with the onboard EEPROM for memory
- Real-time battery status information
- Low charge warning
- Instantaneous voltage, current, and temperature
- Battery charge percentage remaining and at-rate information

- Broadcasts event alarms to the host:
  - Out-of-temperature
  - Terminate charge
  - Terminate discharge
  - Low capacity
- Manufacturing information
- Smart Charger Protocol for improved battery maintenance, calibration, and charging performance

## 3.2 Battery States

Sensing logic monitors battery voltage levels and recognizes the battery state.

#### 3.2.1 Initialized State

This is the battery state during the normal power up sequence. In RAID firmware, there are two levels of initialization:

- During boot loader execution
- During RAID firmware boot

## 3.2.2 Discharging State

Battery voltage is being drained as part of a relearn cycle.

## 3.2.3 Fully Charged State

A battery that is not fully charged has a low-voltage level that indicates the level of charge. Charging begins when the battery logic detects low voltage and power is supplied.

Once fully charged, a relearn cycle is initiated for a new battery. Relearn takes a fully charged battery through a discharge-charge cycle to update the gas gauge capacity parameters. The relearn cycle takes up to 24 hours. After the relearn cycle, battery information is accurate regarding the state of charge, capacity, and other parameters that determine the health of the battery.

- The user can define a relearn cycle interval. The default is a one-month (30 days) interval.
- A relearn cycle initiates on a newly-inserted battery, even if the battery was previously fully charged.
- Some applications can start a relearn, or a relearn can be manually started.

## 3.2.4 Fully-discharged State

Detected as a low voltage parameter. The charger detects a fully-discharged battery state and starts charging the cells when sufficient power is available, and the firmware has completed the initialization.

## 3.3 RAID Firmware Interaction

RAID firmware detects the battery status and logs the following events:

- Battery present
- Battery not present
- New battery detected
- Battery has been replaced
- Battery temperature is high
- Battery voltage is low
- Battery is charging
- Battery is discharging
- Battery voltage is normal
- Battery needs replacement: SOH bad
- Battery needs replacement: Battery is three years old
- Battery needs replacement: Charger is not working
- Relearn has started
- Relearn is in progress
- Relearn completed
- Relearn timed out
- Relearn pending: Battery is under charge
- Relearn postponed
- Relearn will start in four days
- Relearn will start in two days
- Relearn will start in one day
- Relearn will start in five hours

## 3.4 Intel® RAID Smart Battery Software

#### 3.4.1 Intel® RAID BIOS Console 2

The system BIOS loads the RAID option ROM that resides on the RAID controller flash. To run the utility, press <Ctrl>+<G> when prompted during POST (Power On Self Test). The option ROM checks for the presence of the battery and informs the user if the battery is missing or not fully charged. The Intel® RAID BIOS Console 2 utility can be used to monitor charge cycle count and voltage levels. It displays the number of fast battery charges and discharges.

#### 3.4.2 Intel® RAID Web Console 2

This operating system based utility works with Microsoft Windows\* and Linux\* operating systems. It can monitor battery status, charge level, and the number of recharge cycles.

## 3.4.3 Intel® RAID Command Line Utility 2

This is a text-based command-line utility (CLU) for Microsoft Windows\* and Linux\* operating systems. It shows battery status and can be used to initiate a relearn.